Implementation of 16x16 SRAM Memory Array

被引:0
|
作者
Banga, Himanshu [1 ]
Agarwal, Dheeraj [2 ]
机构
[1] MANIT, ECE Dept, Bhopal, India
[2] MANIT, Dept ECE, Bhopal, India
关键词
SRAM; DELAY; UMC180nm; 6T SRAM cell; Sleep Stack; Forced Stack;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
SRAM is a main part of cache and it is used in many applications like microprocessor, date storage which occupy significant portion of die area and consume large fraction of energy. Memories should consume less power to improve system performance, stability, and efficiency. In this paper we have designed a 16x16 SRAM array, to reduce leakage power and the die area to maximize the performance. This was achieved by relaxing the area considerations of the peripherals, to a limited extent by designing peripheral which has less area and consumes less power. Further power consumption can be reduced by forced transistor technique and sleep transistor technique. It is seen from the analysis that sleep transistor technique shows % 56.92 less power dissipation compared to forced stack transistor technique but forced technique shows 99.94 % less delay than sleep technique. The 16x16 SRAM memory has been designed, implemented & analyzed in standard UMC 180nm technology library using Cadence tool.
引用
收藏
页码:458 / 462
页数:5
相关论文
共 50 条
  • [1] DESIGN AND IMPLEMENTATION OF A TOTALLY SELF-CHECKING 16X16 BIT ARRAY MULTIPLIER
    KANOPOULOS, N
    CARABETTA, JH
    [J]. INTEGRATION-THE VLSI JOURNAL, 1992, 14 (02) : 215 - 228
  • [2] VLSI IMPLEMENTATION OF A 16X16 DISCRETE COSINE TRANSFORM
    SUN, MT
    CHEN, TC
    GOTTLIEB, AM
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1989, 36 (04): : 610 - 617
  • [3] Design and Implementation of 16x16 Modified Booth Multiplier
    Manjunath
    Harikiran, Venama
    Manikanta, Kopparapu
    Sivanantham, S.
    Sivasankaran, K.
    [J]. PROCEEDINGS OF 2015 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2015,
  • [4] A 16x16 Array of Microstrip Patch Antenna for Satellite Communication
    Pawar, Madhavi A.
    Kolhare, N. R.
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC), 2017, : 1069 - 1073
  • [5] A High-Speed, Hierarchical 16x16 Array of Array Multiplier Design
    Asati, Abhijit
    Chandrashekhar
    [J]. 2009 INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES, 2009, : 161 - +
  • [6] Implementation of the digital logic for reading-out a 16x16 pixel X-ray detector array
    Ferragina, V.
    Malcovati, P.
    Ratti, N.
    Cappelluti, I.
    Bertuccio, G.
    [J]. 2006 IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE PROCEEDINGS, VOLS 1-5, 2006, : 1263 - +
  • [7] Implementation of 16x16 ATM switch fabric with pipelined architecture
    Lee, JJ
    Oh, JT
    Park, YH
    Kim, HJ
    [J]. ICICS - PROCEEDINGS OF 1997 INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATIONS AND SIGNAL PROCESSING, VOLS 1-3: THEME: TRENDS IN INFORMATION SYSTEMS ENGINEERING AND WIRELESS MULTIMEDIA COMMUNICATIONS, 1997, : 868 - 872
  • [8] Low Power and Noise Resistant 16X16 SRAM Array Design using CMOS Logic and Differential Sense Amplifier
    Bisht, Rashmi
    Aggarwal, Priyanka
    Karki, Pooja
    Pande, Peyush
    [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND AUTOMATION (ICCCA), 2016, : 1474 - 1478
  • [9] LoS-MIMO Modes of 16x16 Square Array Pairs
    Sugiura, Hideaki
    Hirano, Takuichi
    [J]. 2022 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC), 2022, : 878 - 879
  • [10] MAXIMUM OPTICAL DOSE DETECTION WITH A 16X16 MONOLITHIC THYRISTOR ARRAY
    KUIJK, M
    HEREMANS, P
    VOUNCKX, R
    BORGHS, G
    [J]. IEEE PHOTONICS TECHNOLOGY LETTERS, 1992, 4 (04) : 399 - 401