共 50 条
- [1] Which is the best dual-port SRAM in 45-nm process technology? 8T, 10T single end, and 10T differential [J]. 2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 55 - 58
- [2] Single Bit -Line 10T SRAM cell for Low power and High SNM [J]. 2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 433 - 438
- [3] A 16nm Dual-Port SRAM with Partial Suppressed Word-line, Dummy Read Recovery and Negative Bit-line Circuitries for Low VMIN Applications [J]. 2016 IEEE SYMPOSIUM ON VLSI CIRCUITS (VLSI-CIRCUITS), 2016,
- [5] A 45nm dual-port SRAM with write and read capability enhancement at low voltage [J]. 20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2007, : 211 - +
- [7] Low power dual-port CMOS SRAM macro design [J]. ELECTRONICS LETTERS, 1996, 32 (15) : 1354 - 1356
- [8] Single Bit-line 7T SRAM cell for Low Power and High SNM [J]. 2013 IEEE INTERNATIONAL MULTI CONFERENCE ON AUTOMATION, COMPUTING, COMMUNICATION, CONTROL AND COMPRESSED SENSING (IMAC4S), 2013, : 223 - 228
- [9] A bit-line leakage compensation scheme for low-voltage SRAM's [J]. 2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2000, : 70 - 71
- [10] Single bit-line 11T SRAM cell for low power and improved stability [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2020, 14 (03): : 114 - 121