A 45 nm 10T Dual-Port SRAM with Shared Bit-Line Scheme for Low Power Operation

被引:0
|
作者
Wang, Dao-Ping
Hwang, Wei [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
10T; Dual-Port; SRAM; Write/Read Disturb;
D O I
10.1166/jolpe.2012.1208
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a 10T bit-cell of dual-port (DP) SRAM design to improve Static Noise Margin (SNM) and solve write/read disturb issues in nano-scale CMOS technologies. In additional used the row access transistor in the bit-cell, adding Y-access MOS (column-direction access transistor) can improve dummy-read cells' noise margin and isolate the pre-charge noise from bit-lines in synchronous or asynchronous clock operation. The paper also proposes a scheme of combining the row access transistor and sharing bit-line with an adjacent bit-cell. This scheme can reduce the bit-line number to half and mitigate the current consumption of the write/read buffer caused by pre-charging the bit-line to VDD. Furthermore, Y-passgate (column direction access transistor) numbers can also be reduced to half with the proposed DP 10T SRAM architecture. The result shows that write/read buffer current consumption was reduced by over 30%, compared to the conventional DP 8T structure from 1.4 V to 0.6 V VDD.
引用
收藏
页码:472 / 484
页数:13
相关论文
共 50 条
  • [1] Which is the best dual-port SRAM in 45-nm process technology? 8T, 10T single end, and 10T differential
    Noguchi, Hiroki
    Okumura, Shunsuke
    Iguchi, Yusuke
    Fujiwara, Hidehiro
    Morita, Yasuhiro
    Nii, Koji
    Kawaguchi, Hiroshi
    Yoshimoto, Masahiko
    [J]. 2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 55 - 58
  • [2] Single Bit -Line 10T SRAM cell for Low power and High SNM
    Banga, Himanshu
    Agarwal, Dheeraj
    [J]. 2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 433 - 438
  • [3] A 16nm Dual-Port SRAM with Partial Suppressed Word-line, Dummy Read Recovery and Negative Bit-line Circuitries for Low VMIN Applications
    Chen, Yen-Huei
    Lin, Kao-Cheng
    Wu, Ching-Wei
    Chan, Wei-Min
    Liaw, Jhon-Jhy
    Liao, Hung-Jen
    Chang, Jonathan
    [J]. 2016 IEEE SYMPOSIUM ON VLSI CIRCUITS (VLSI-CIRCUITS), 2016,
  • [4] A Two-Write and Two-Read Multi-Port SRAM with Shared Write Bit-Line Scheme and Selective Read Path for Low Power Operation
    Wang, Dao-Ping
    Lin, Hon-Jarn
    Hwang, Wei
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2013, 9 (01) : 9 - 22
  • [5] A 45nm dual-port SRAM with write and read capability enhancement at low voltage
    Wang, D. P.
    Lia, H. J.
    Yamauchi, H.
    Chen, Y. H.
    Lin, Y. L.
    Lin, S. H.
    Liu, D. C.
    Chang, H. C.
    Hwang, W.
    [J]. 20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2007, : 211 - +
  • [6] Pentavariate Vmin Analysis of a Subthreshold 10T SRAM Bit Cell With Variation Tolerant Write and Divided Bit-Line Read
    Gupta, Shourya
    Gupta, Kirti
    Pandey, Neeta
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (10) : 3326 - 3337
  • [7] Low power dual-port CMOS SRAM macro design
    Wang, H
    Liu, PC
    Lau, KT
    [J]. ELECTRONICS LETTERS, 1996, 32 (15) : 1354 - 1356
  • [8] Single Bit-line 7T SRAM cell for Low Power and High SNM
    Madiwalar, Basavaraj
    Kariyappa, B. S.
    [J]. 2013 IEEE INTERNATIONAL MULTI CONFERENCE ON AUTOMATION, COMPUTING, COMMUNICATION, CONTROL AND COMPRESSED SENSING (IMAC4S), 2013, : 223 - 228
  • [9] A bit-line leakage compensation scheme for low-voltage SRAM's
    Agawa, K
    Hara, H
    Takayanagi, T
    Kuroda, T
    [J]. 2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2000, : 70 - 71
  • [10] Single bit-line 11T SRAM cell for low power and improved stability
    Lorenzo, Rohit
    Pailly, Roy
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2020, 14 (03): : 114 - 121