Pentavariate Vmin Analysis of a Subthreshold 10T SRAM Bit Cell With Variation Tolerant Write and Divided Bit-Line Read

被引:28
|
作者
Gupta, Shourya [1 ]
Gupta, Kirti [1 ]
Pandey, Neeta [2 ]
机构
[1] Bharati Vidyapeeths Coll Engn, New Delhi 110063, India
[2] Delhi Technol Univ, ECE Dept, Delhi 110042, India
关键词
10T SRAM; data retention voltage; leakage current; low power; subthreshold; V-min; write margin; LOW-VOLTAGE OPERATION; 8T SRAM; 65-NM CMOS; SLEEP MODE; LOW-POWER; NM CMOS; DESIGN; SCHEME; STABILITY; CIRCUIT;
D O I
10.1109/TCSI.2018.2813326
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Subthreshold and near-threshold operations are viable approaches towards reducing both static and dynamic power in Static Random Access Memory (SRAM). However, supply scaling in SRAM cells is severely limited by process variations. Additionally, cell performance is greatly affected by local mismatch in subthreshold region, thereby prohibiting low voltage operation. In order to mitigate these issues, we present a ten-transistor (10T) SRAM cell with capability of performing a variation tolerant write operation in deep subthreshold region without the implementation of additional peripheral circuitry or assist technique. The unique topology of the proposed cell also aids in reducing the bit line offset voltage, thereby improving read access performance. In addition to read and write performance, the hold stability has also been improved, resulting in significant V-min gains. The V-min of all cells has been evaluated at the 6e failure point (P-Fail = 10(-9)) using a comprehensive pentavariate probability anaylsis, considering both static and dynamic measures. At respective Vmin, the proposed 10T cell consumes up to 39x and 6.6x lower hold power than the conventional 6T and ST cells, making it a viable candidate for portable electronics or low power sensors.
引用
收藏
页码:3326 / 3337
页数:12
相关论文
共 50 条
  • [1] A Subthreshold 10T SRAM Cell With Enhanced Read and Write Operations
    Zhang, Jiubai
    Wu, Xiaoqing
    Yi, Xilin
    Lv, Jiaxun
    He, Yajuan
    [J]. 2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [2] Sub-threshold 10T SRAM bit cell with read/write XY selection
    Feki, Anis
    Allard, Bruno
    Turgis, David
    Lafont, Jean-Christophe
    Drissi, Faress Tissafi
    Abouzeid, Fady
    Haendler, Sebastien
    [J]. SOLID-STATE ELECTRONICS, 2015, 106 : 1 - 11
  • [3] A Soft Error Tolerant 10T SRAM Bit-Cell With Differential Read Capability
    Jahinuzzaman, Shah M.
    Rennie, David J.
    Sachdev, Manoj
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2009, 56 (06) : 3768 - 3773
  • [4] A low power single bit-line configuration dependent 7T SRAM bit cell with process-variation-tolerant enhanced read performance
    Rawat, Bhawna
    Mittal, Poornima
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2023, 115 (01) : 77 - 92
  • [5] A low power single bit-line configuration dependent 7T SRAM bit cell with process-variation-tolerant enhanced read performance
    Bhawna Rawat
    Poornima Mittal
    [J]. Analog Integrated Circuits and Signal Processing, 2023, 115 : 77 - 92
  • [6] A New 10T SRAM Cell with Improved Read/Write Margin and no Half Select Disturb for Bit-interleaving Architecture
    Zhou, Honggang
    Song, Qiang
    Peng, Chunyu
    Tan, Shoubiao
    [J]. INFORMATION TECHNOLOGY APPLICATIONS IN INDUSTRY, PTS 1-4, 2013, 263-266 : 9 - 14
  • [7] Single Bit -Line 10T SRAM cell for Low power and High SNM
    Banga, Himanshu
    Agarwal, Dheeraj
    [J]. 2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 433 - 438
  • [9] A 45 nm 10T Dual-Port SRAM with Shared Bit-Line Scheme for Low Power Operation
    Wang, Dao-Ping
    Hwang, Wei
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2012, 8 (04) : 472 - 484
  • [10] A 0.35 V, 375 kHz, 5.43 μW, 40 nm, 128 kb, symmetrical 10T subthreshold SRAM with tri-state bit-line
    Wu, Shang-Lin
    Lu, Chien-Yu
    Tu, Ming-Hsien
    Huang, Huan-Shun
    Lee, Kuen-Di
    Kao, Yung-Shin
    Chuang, Ching-Te
    [J]. MICROELECTRONICS JOURNAL, 2016, 51 : 89 - 98