Pentavariate Vmin Analysis of a Subthreshold 10T SRAM Bit Cell With Variation Tolerant Write and Divided Bit-Line Read

被引:28
|
作者
Gupta, Shourya [1 ]
Gupta, Kirti [1 ]
Pandey, Neeta [2 ]
机构
[1] Bharati Vidyapeeths Coll Engn, New Delhi 110063, India
[2] Delhi Technol Univ, ECE Dept, Delhi 110042, India
关键词
10T SRAM; data retention voltage; leakage current; low power; subthreshold; V-min; write margin; LOW-VOLTAGE OPERATION; 8T SRAM; 65-NM CMOS; SLEEP MODE; LOW-POWER; NM CMOS; DESIGN; SCHEME; STABILITY; CIRCUIT;
D O I
10.1109/TCSI.2018.2813326
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Subthreshold and near-threshold operations are viable approaches towards reducing both static and dynamic power in Static Random Access Memory (SRAM). However, supply scaling in SRAM cells is severely limited by process variations. Additionally, cell performance is greatly affected by local mismatch in subthreshold region, thereby prohibiting low voltage operation. In order to mitigate these issues, we present a ten-transistor (10T) SRAM cell with capability of performing a variation tolerant write operation in deep subthreshold region without the implementation of additional peripheral circuitry or assist technique. The unique topology of the proposed cell also aids in reducing the bit line offset voltage, thereby improving read access performance. In addition to read and write performance, the hold stability has also been improved, resulting in significant V-min gains. The V-min of all cells has been evaluated at the 6e failure point (P-Fail = 10(-9)) using a comprehensive pentavariate probability anaylsis, considering both static and dynamic measures. At respective Vmin, the proposed 10T cell consumes up to 39x and 6.6x lower hold power than the conventional 6T and ST cells, making it a viable candidate for portable electronics or low power sensors.
引用
收藏
页码:3326 / 3337
页数:12
相关论文
共 50 条
  • [31] A Single-Ended Disturb-Free 9T Subthreshold SRAM With Cross-Point Data-Aware Write Word-Line Structure, Negative Bit-Line, and Adaptive Read Operation Timing Tracing
    Tu, Ming-Hsien
    Lin, Jihi-Yu
    Tsai, Ming-Chien
    Lu, Chien-Yu
    Lin, Yuh-Jiun
    Wang, Meng-Hsueh
    Huang, Huan-Shun
    Lee, Kuen-Di
    Shih, Wei-Chiang
    Jou, Shyh-Jye
    Chuang, Ching-Te
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (06) : 1469 - 1482
  • [32] Stability Analysis of a Novel Proposed Low Power 10T SRAM cell for Write Operation
    Upadhyay, P.
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    [J]. 2014 FOURTH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION TECHNOLOGIES (ACCT 2014), 2014, : 112 - 117
  • [33] Single bit-line 8T SRAM cell with asynchronous dual word-line control for bit-interleaved ultra-low voltage operation
    Huang, Chi-Ray
    Chiou, Lih-Yih
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (06) : 713 - 719
  • [34] Design and Iso-Area Vmin Analysis of 9T Subthreshold SRAM With Bit-Interleaving Scheme in 65-nm CMOS
    Chang, Ming-Hung
    Chiu, Yi-Te
    Hwang, Wei
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (07) : 429 - 433
  • [35] A Read-Decoupled Error-Tolerant 10T SRAM Cell in 32nm CMOS Technology
    Mansore, S. R.
    Naik, Amit
    [J]. JORDAN JOURNAL OF ELECTRICAL ENGINEERING, 2023, 9 (04): : 481 - 495
  • [36] A 40-nm Sub-Threshold 5T SRAM Bit Cell With Improved Read and Write Stability
    Teman, Adam
    Mordakhay, Anatoli
    Mezhibovsky, Janna
    Fish, Alexander
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (12) : 873 - 877
  • [37] A 32 kb 10T Sub-Threshold SRAM Array With Bit-Interleaving and Differential Read Scheme in 90 nm CMOS
    Chang, Ik Joon
    Kim, Jae-Joon
    Park, Sang Phill
    Roy, Kaushik
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (02) : 650 - 658
  • [38] A Disturb-Free 10T SRAM Cell with High Read Stability and Write Ability for Ultra-Low Voltage Operations
    Zhang, Jiubai
    He, Yajuan
    Wu, Xiaoqing
    Zhang, Bo
    [J]. 2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 305 - 308
  • [39] A near-threshold 10T differential SRAM cell with high read and write margins for tri-gated FinFET technology
    Limachia, Mitesh
    Thakker, Rajesh
    Kothari, Nikhil
    [J]. INTEGRATION-THE VLSI JOURNAL, 2018, 61 : 125 - 137
  • [40] A robust and write bit-line free sub-threshold 12T-SRAM for ultra low power applications in 14 nm FinFET technology
    Karamimanesh, Mehrzad
    Abiri, Ebrahim
    Hassanli, Kourosh
    Salehi, Mohammad Reza
    Darabi, Abdolreza
    [J]. MICROELECTRONICS JOURNAL, 2021, 118