A 45 nm 10T Dual-Port SRAM with Shared Bit-Line Scheme for Low Power Operation

被引:0
|
作者
Wang, Dao-Ping
Hwang, Wei [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
10T; Dual-Port; SRAM; Write/Read Disturb;
D O I
10.1166/jolpe.2012.1208
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a 10T bit-cell of dual-port (DP) SRAM design to improve Static Noise Margin (SNM) and solve write/read disturb issues in nano-scale CMOS technologies. In additional used the row access transistor in the bit-cell, adding Y-access MOS (column-direction access transistor) can improve dummy-read cells' noise margin and isolate the pre-charge noise from bit-lines in synchronous or asynchronous clock operation. The paper also proposes a scheme of combining the row access transistor and sharing bit-line with an adjacent bit-cell. This scheme can reduce the bit-line number to half and mitigate the current consumption of the write/read buffer caused by pre-charging the bit-line to VDD. Furthermore, Y-passgate (column direction access transistor) numbers can also be reduced to half with the proposed DP 10T SRAM architecture. The result shows that write/read buffer current consumption was reduced by over 30%, compared to the conventional DP 8T structure from 1.4 V to 0.6 V VDD.
引用
收藏
页码:472 / 484
页数:13
相关论文
共 50 条
  • [41] 45nm Bit-Interleaving Differential 10T Low Leakage FinFET Based SRAM with Column-Wise Write Access Control
    Gupta, Vishal
    Khandelwal, Saurabh
    Mathew, Jimson
    Ottavi, Marco
    [J]. 2018 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2018,
  • [42] Low-Power Near-Threshold 10T SRAM Bit Cells With Enhanced Data-Independent Read Port Leakage for Array Augmentation in 32-nm CMOS
    Gupta, Shourya
    Gupta, Kirti
    Calhoun, Benton H.
    Pandey, Neeta
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (03) : 978 - 988
  • [43] A robust and write bit-line free sub-threshold 12T-SRAM for ultra low power applications in 14 nm FinFET technology
    Karamimanesh, Mehrzad
    Abiri, Ebrahim
    Hassanli, Kourosh
    Salehi, Mohammad Reza
    Darabi, Abdolreza
    [J]. MICROELECTRONICS JOURNAL, 2021, 118
  • [44] A 45-nm Dual-Port SRAM Utilizing Write-Assist Cells Against Simultaneous Access Disturbances
    Wu, Jui-Jen
    Chang, Meng-Fan
    Lu, Shau-Wei
    Lo, Robert
    Li, Quincy
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (11) : 790 - 794
  • [45] A 28-nm FD-SOI 8T Dual-Port SRAM for Low-Energy Image Processor With Selective Sourceline Drive Scheme
    Mori, Haruki
    Nakagawa, Tomoki
    Kitahara, Yuki
    Kawamoto, Yuta
    Takagi, Kenta
    Yoshimoto, Shusuke
    Izumi, Shintaro
    Kawaguchi, Hiroshi
    Yoshimoto, Masahiko
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (04) : 1442 - 1453
  • [46] Design and Implementation of Low Power High Speed Robust 10T SRAM
    Radhika, K.
    Babu, Y. Murali Mohan
    Mishra, Suman
    [J]. 2021 INTERNATIONAL CONFERENCE ON EMERGING SMART COMPUTING AND INFORMATICS (ESCI), 2021, : 674 - 677
  • [47] A Low-Voltage 6T Dual-Port Configured SRAM with Wordline Boost in 28 nm FD-SOI
    Nouripayam, Masoud
    Rodrigues, Joachim
    Luo, Xiao
    Johansson, Tom
    Mohammadi, Babak
    [J]. ESSCIRC 2021 - IEEE 47TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2021, : 459 - 462
  • [48] A 45-nm single-port and dual-port SRAM family with robust read/write stabilizing circuitry under DVFS environment
    Nii, K.
    Yabuuchi, M.
    Tsukamoto, Y.
    Ohbayashi, S.
    Oda, Y.
    Usui, K.
    Kawamura, T.
    Tsuboi, N.
    Iwasaki, T.
    Hashimoto, K.
    Makino, H.
    Shinohara, H.
    [J]. 2008 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2008, : 212 - +
  • [49] A Novel Sort Error Hardened 10T SRAM Cells for Low Voltage Operation
    Jung, In-Seok
    Kim, Yong-Bin
    Lombardi, Fabrizio
    [J]. 2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 714 - 717
  • [50] A 45-nm single-port and dual-port SRAM family with robust read/write stabilizing circuitry under DVFS environment
    Nii, K.
    Yabuuchi, M.
    Tsukamoto, Y.
    Ohbayashi, S.
    Oda, Y.
    Usui, K.
    Kawamura, T.
    Tsuboi, N.
    Iwasaki, T.
    Hashimoto, K.
    Makino, H.
    Shinohara, H.
    [J]. 2008 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2008, : 167 - +