A 45 nm 10T Dual-Port SRAM with Shared Bit-Line Scheme for Low Power Operation

被引:0
|
作者
Wang, Dao-Ping
Hwang, Wei [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
10T; Dual-Port; SRAM; Write/Read Disturb;
D O I
10.1166/jolpe.2012.1208
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a 10T bit-cell of dual-port (DP) SRAM design to improve Static Noise Margin (SNM) and solve write/read disturb issues in nano-scale CMOS technologies. In additional used the row access transistor in the bit-cell, adding Y-access MOS (column-direction access transistor) can improve dummy-read cells' noise margin and isolate the pre-charge noise from bit-lines in synchronous or asynchronous clock operation. The paper also proposes a scheme of combining the row access transistor and sharing bit-line with an adjacent bit-cell. This scheme can reduce the bit-line number to half and mitigate the current consumption of the write/read buffer caused by pre-charging the bit-line to VDD. Furthermore, Y-passgate (column direction access transistor) numbers can also be reduced to half with the proposed DP 10T SRAM architecture. The result shows that write/read buffer current consumption was reduced by over 30%, compared to the conventional DP 8T structure from 1.4 V to 0.6 V VDD.
引用
收藏
页码:472 / 484
页数:13
相关论文
共 50 条
  • [21] A boosted negative bit-line SRAM with write-assisted cell in 45 nm CMOS technology
    Vipul Bhatnagar
    Pradeep Kumar
    Neeta Pandey
    Sujata Pandey
    [J]. Journal of Semiconductors, 2018, 39 (02) - 66
  • [22] Low-power dual-port asynchronous CMOS SRAM design techniques
    Soon-Hwei, Tan
    Poh-Yee, Loh
    Sulaiman, Mohd-Shahiman
    Yusoff, Zubaida
    [J]. INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2007, 37 (02): : 87 - 93
  • [23] A boosted negative bit-line SRAM with write-assisted cell in 45 nm CMOS technology
    Bhatnagar, Vipul
    Kumar, Pradeep
    Pandey, Neeta
    Pandey, Sujata
    [J]. JOURNAL OF SEMICONDUCTORS, 2018, 39 (02)
  • [24] A boosted negative bit-line SRAM with write-assisted cell in 45 nm CMOS technology
    Vipul Bhatnagar
    Pradeep Kumar
    Neeta Pandey
    Sujata Pandey
    [J]. Journal of Semiconductors, 2018, (02) : 55 - 66
  • [25] A controllable low-power dual-port embedded SRAM for DSP processor
    Yang, Hao-, I
    Chang, Ming-Hung
    Lin, Tay-Jyi
    Ou, Shih-Hao
    Deng, Siang-Sen
    Liu, Chih-Wei
    Hwang, Wei
    [J]. MTTD 2007 TAIPEI: PROCEEDINGS OF 2007 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN, AND TESTING (MTD '07), 2008, : 27 - +
  • [26] A Novel 10T SRAM cell for Low Power Applications
    Bansal, Manav
    Kumar, Ankur
    Singh, Priyanka
    Nagaria, R. K.
    [J]. 2018 5TH IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER ENGINEERING (UPCON), 2018, : 146 - 149
  • [27] A Novel 10T SRAM Cell for Low Power Circuits
    Upadhyay, Prashant
    Kar, Rajib
    Manda, Durbadal, I
    Ghoshal, Sakti P.
    [J]. 2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [28] Low Power FinFET Based 10T SRAM Cell
    Kaur, Navneet
    Pahuja, Hitesh
    Gupta, Neha
    Singh, Balwinder
    Panday, Sudhakar
    [J]. 2016 2ND IEEE INTERNATIONAL INNOVATIVE APPLICATIONS OF COMPUTATIONAL INTELLIGENCE ON POWER, ENERGY AND CONTROLS WITH THEIR IMPACT ON HUMANITY (CIPECH), 2016, : 227 - 233
  • [29] Stability Analysis of a Novel Proposed Low Power 10T SRAM cell for Write Operation
    Upadhyay, P.
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    [J]. 2014 FOURTH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION TECHNOLOGIES (ACCT 2014), 2014, : 112 - 117
  • [30] A CNTFET Based Bit-Line Powered Stable SRAM Design for Low Power Applications
    Sachdeva, Ashish
    Gupta, Lipika
    Sharma, Kulbhushan
    Elangovan, M.
    [J]. ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2023, 12 (04)