Low-power dual-port asynchronous CMOS SRAM design techniques

被引:0
|
作者
Soon-Hwei, Tan [1 ]
Poh-Yee, Loh [1 ]
Sulaiman, Mohd-Shahiman [1 ]
Yusoff, Zubaida [1 ]
机构
[1] Multimedia Univ, Cyberjaya, Malaysia
关键词
SRAM; low-power; CMOS; dual-port; asynchronous; non-volatile;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes the review and short tutorial on design techniques for low-power SRAM, focusing on the design of a 1-Mb CMOS SRAM on CMOS 0.25-mu m process. The building blocks of the SRAM are individually discussed and various techniques are described, with the most appropriate one chosen for the block. SRAM power saving techniques are also described and implemented in the 1-Mb memory. The designed SRAM is simulated across different Process, Voltage, and Temperature (PVT) corners under the presence of parasitics. The performance of the 1-Mb SRAM is then compared with that of the previously published work. It is found that a minimum read access time of 4.26ns is achieved. The SRAM can operate at maximum frequency of 220MHz in dual-port mode and dissipates minimum active power of 31 mW and is able to retain data at 0.1 V supply voltage and consumes a standby power of 80nW. The SRAM occupies an area of 115mm(2).
引用
收藏
页码:87 / 93
页数:7
相关论文
共 50 条
  • [1] Low power dual-port CMOS SRAM macro design
    Wang, H
    Liu, PC
    Lau, KT
    [J]. ELECTRONICS LETTERS, 1996, 32 (15) : 1354 - 1356
  • [2] A controllable low-power dual-port embedded SRAM for DSP processor
    Yang, Hao-, I
    Chang, Ming-Hung
    Lin, Tay-Jyi
    Ou, Shih-Hao
    Deng, Siang-Sen
    Liu, Chih-Wei
    Hwang, Wei
    [J]. MTTD 2007 TAIPEI: PROCEEDINGS OF 2007 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN, AND TESTING (MTD '07), 2008, : 27 - +
  • [3] A 160-mhz 45-mW asynchronous dual-port 1-mb CMOS SRAM
    Soon-Hwei, Tan
    Poh-Yee, Loh
    Sulaiman, Mohd S.
    [J]. 2005 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, PROCEEDINGS, 2005, : 351 - 354
  • [4] TFET/CMOS Hybrid Pseudo Dual-Port SRAM for Scratchpad Applications
    Gupta, N.
    Makosiej, A.
    Thomas, O.
    Amara, A.
    Vladimirescu, A.
    Anghel, C.
    [J]. 2015 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2015, : 209 - 212
  • [5] The design of low-power CMOS pipelined-burst SRAM
    Lee, CL
    Wagiran, R
    Suprajo, BS
    Sidek, R
    [J]. 2000 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2000, : 241 - 244
  • [6] Dual-port SDRAM Architecture for Low-power Communication of Internet-of-things Devices
    Kim, Sungchan
    Yang, Hoeseok
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (06) : 893 - 903
  • [7] CONNECT ASYNCHRONOUS PROCESSORS WITH DUAL-PORT MEMORIES
    CURRAN, T
    SHOLKLAPPER, M
    YOUNGMAN, G
    [J]. EDN MAGAZINE-ELECTRICAL DESIGN NEWS, 1984, 29 (02): : 179 - &
  • [8] 28-nm FD-SOI Dual-Port SRAM with MSB-Based Inversion Logic for Low-Power Deep Learning
    Mori, Haruki
    Izumi, Shintaro
    Kawaguchi, Hiroshi
    Yoshimoto, Masahiko
    [J]. 2018 25TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2018, : 161 - 164
  • [9] CMOS latch bit-cell array for low-power SRAM design
    Chung, Yeonbae
    Cheng, Weijie
    [J]. IEICE ELECTRONICS EXPRESS, 2010, 7 (15): : 1145 - 1151
  • [10] Low-power CMOS digital design with dual embedded adaptive power
    Kuroda, T
    Hamada, M
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (04) : 652 - 655