共 50 条
- [1] Low power dual-port CMOS SRAM macro design [J]. ELECTRONICS LETTERS, 1996, 32 (15) : 1354 - 1356
- [2] A controllable low-power dual-port embedded SRAM for DSP processor [J]. MTTD 2007 TAIPEI: PROCEEDINGS OF 2007 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN, AND TESTING (MTD '07), 2008, : 27 - +
- [3] A 160-mhz 45-mW asynchronous dual-port 1-mb CMOS SRAM [J]. 2005 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, PROCEEDINGS, 2005, : 351 - 354
- [4] TFET/CMOS Hybrid Pseudo Dual-Port SRAM for Scratchpad Applications [J]. 2015 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2015, : 209 - 212
- [5] The design of low-power CMOS pipelined-burst SRAM [J]. 2000 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2000, : 241 - 244
- [7] CONNECT ASYNCHRONOUS PROCESSORS WITH DUAL-PORT MEMORIES [J]. EDN MAGAZINE-ELECTRICAL DESIGN NEWS, 1984, 29 (02): : 179 - &
- [8] 28-nm FD-SOI Dual-Port SRAM with MSB-Based Inversion Logic for Low-Power Deep Learning [J]. 2018 25TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2018, : 161 - 164
- [9] CMOS latch bit-cell array for low-power SRAM design [J]. IEICE ELECTRONICS EXPRESS, 2010, 7 (15): : 1145 - 1151