Low-power dual-port asynchronous CMOS SRAM design techniques

被引:0
|
作者
Soon-Hwei, Tan [1 ]
Poh-Yee, Loh [1 ]
Sulaiman, Mohd-Shahiman [1 ]
Yusoff, Zubaida [1 ]
机构
[1] Multimedia Univ, Cyberjaya, Malaysia
关键词
SRAM; low-power; CMOS; dual-port; asynchronous; non-volatile;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes the review and short tutorial on design techniques for low-power SRAM, focusing on the design of a 1-Mb CMOS SRAM on CMOS 0.25-mu m process. The building blocks of the SRAM are individually discussed and various techniques are described, with the most appropriate one chosen for the block. SRAM power saving techniques are also described and implemented in the 1-Mb memory. The designed SRAM is simulated across different Process, Voltage, and Temperature (PVT) corners under the presence of parasitics. The performance of the 1-Mb SRAM is then compared with that of the previously published work. It is found that a minimum read access time of 4.26ns is achieved. The SRAM can operate at maximum frequency of 220MHz in dual-port mode and dissipates minimum active power of 31 mW and is able to retain data at 0.1 V supply voltage and consumes a standby power of 80nW. The SRAM occupies an area of 115mm(2).
引用
收藏
页码:87 / 93
页数:7
相关论文
共 50 条
  • [31] A 45 nm 10T Dual-Port SRAM with Shared Bit-Line Scheme for Low Power Operation
    Wang, Dao-Ping
    Hwang, Wei
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2012, 8 (04) : 472 - 484
  • [32] DESIGN AND ANALYSIS OF A LOW-POWER HEMT SRAM CELL
    BUSHEHRI, E
    BRATOV, V
    THIEDE, A
    STAROSELSKY, V
    CLARK, D
    [J]. ELECTRONICS LETTERS, 1995, 31 (21) : 1828 - 1829
  • [33] Dynamic data stability in low-power SRAM design
    Sharifkhani, M.
    Jahinuzzaman, S. M.
    Sachdev, M.
    [J]. PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 237 - 240
  • [34] Configurable in-memory computing architecture based on dual-port SRAM
    Zhao, Yue
    Liu, Yunlong
    Zheng, Jian
    Tong, Zhongzhen
    Wang, Xin
    Yu, Runru
    Wu, Xiulong
    Zhou, Yongliang
    Peng, Chunyu
    Lu, Wenjuan
    Zhao, Qiang
    Lin, Zhiting
    [J]. MICROELECTRONICS JOURNAL, 2024, 147
  • [35] Comprehensive Study of Low-power SRAM Design Topologies
    Srivastav, Anandita
    Tripathi, Shailendra Kumar
    Tiwari, Usha
    Mandal, Sushanta Kumar
    [J]. RECENT ADVANCES IN ELECTRICAL & ELECTRONIC ENGINEERING, 2024, 17 (09) : 849 - 858
  • [36] A Design of Highly Stable and Low-Power SRAM Cell
    Upadhyay, P.
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    Yalla, Navyavani
    [J]. ADVANCES IN COMPUTER COMMUNICATION AND COMPUTATIONAL SCIENCES, VOL 1, 2019, 759 : 281 - 289
  • [37] A current-sensed high-speed and low-power first-in-first-out memory using a wordline/bitline-swapped dual-port SRAM cell
    Shibata, N
    Watanabe, M
    Tanabe, Y
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (06) : 735 - 750
  • [38] Low-Voltage Low-Power CMOS Design
    Dokic, Branko L.
    Pesic-Brdanin, Tatjana
    Cavka, Drago
    [J]. 2016 INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (INDEL), 2016,
  • [39] Low-leakage soft error tolerant dual-port SRAM cells for cache memory applications
    Mazreah, Arash Azizi
    Shalmani, M. T. Manzuri
    [J]. MICROELECTRONICS JOURNAL, 2012, 43 (11) : 766 - 792
  • [40] Low-Power Design of Combinational CMOS Networks
    Cheremisinov, Dmitry
    Cheremisinova, Liudmila
    [J]. PROCEEDINGS OF IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2013), 2013,