Single Bit-line 7T SRAM cell for Low Power and High SNM

被引:0
|
作者
Madiwalar, Basavaraj [1 ]
Kariyappa, B. S. [2 ]
机构
[1] RVCE, Bengaluru, India
[2] RVCE, Dept ECE, Bangalore, Karnataka, India
关键词
Single bit line; 7T-SRAM cell; low power; read stable; SRAM (Static Random Access Memory); SNM (Static Noise Margin); RNM (Read Noise Margin); WNM (Write Noise Margin); HSNM (Hold State Noise Margin);
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Memories are integral parts of most of the digital devices and hence reducing power consumption of memory is very important in improving the system performance, efficiency and stability. Most of the embedded and portable devices use SRAM cells because of their ease of use as well as low standby leakage. Standard CMOS 6T SRAM cell uses two bit-lines and a word line for both read and write operations. This 6T SRAM cell consumes more power and shows poor stability at small feature sizes with low power supply. During read operation, the stability drastically decreases due to the voltage division between the access and driver transistors. In this paper new 7T SRAM cell is proposed, which uses single bit-line for both read and write operations. Power consumption is reduced because of single bit line usage and read stability is very high compared to conventional 6T SRAM cell. Proposed cell also provides high static noise margins (SNMs). The proposed 7T SRAM cell is compared with conventional 6T SRAM cell in terms of power consumed, delay and SNMs. The Proposed 7T SRAM cell consumes 22.03% less power for write '0' operation, 17.33% less power for write '1' operation, 17.52% less power for read '0' operation and 21.36% less power for read '1' operation compared to conventional 6T SRAM cell. The proposed cell has 2.64 times SNM in read state; 1.082 times SNM in hold state and 1.064 times SNM in write 0 state compared to conventional 6T SRAM cell. Schematics are drawn using virtuoso ADE of Cadence, and all simulations are carried out using Cadence Spectre Analyzer with 90nm Technology library at 1.8V VDD.
引用
收藏
页码:223 / 228
页数:6
相关论文
共 50 条
  • [1] Single Bit -Line 10T SRAM cell for Low power and High SNM
    Banga, Himanshu
    Agarwal, Dheeraj
    [J]. 2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 433 - 438
  • [2] A low power single bit-line configuration dependent 7T SRAM bit cell with process-variation-tolerant enhanced read performance
    Rawat, Bhawna
    Mittal, Poornima
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2023, 115 (01) : 77 - 92
  • [3] A low power single bit-line configuration dependent 7T SRAM bit cell with process-variation-tolerant enhanced read performance
    Bhawna Rawat
    Poornima Mittal
    [J]. Analog Integrated Circuits and Signal Processing, 2023, 115 : 77 - 92
  • [4] Single bit-line 11T SRAM cell for low power and improved stability
    Lorenzo, Rohit
    Pailly, Roy
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2020, 14 (03): : 114 - 121
  • [5] A Reconfigurable 7T SRAM Bit Cell for High Speed, Power Saving and Low Voltage Application
    Rawat, Bhawna
    Mittal, Poornima
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2023, 28 (06)
  • [6] Low Power Multi Threshold 7T SRAM Cell
    Sachan, Divyesh
    Peta, Harish
    Malik, Kamaldeep Singh
    Goswami, Manish
    [J]. 2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 257 - 260
  • [7] Design of 7T Sram Cell for Low Power Applications
    Ansari, Abdul Quaiyum
    Ansari, Javed Akhtar
    [J]. 2015 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2015,
  • [8] Single Bit-Line 7T SRAM Cell for Near-Threshold Voltage Operation With Enhanced Performance and Energy in 14 nm FinFET Technology
    Yang, Younghwi
    Jeong, Hanwool
    Song, Seung Chul
    Wang, Joseph
    Yeap, Geoffrey
    Jung, Seong-Ook
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (07) : 1023 - 1032
  • [9] Low power SRAM design using hierarchical divided bit-line approach
    Karandikar, A
    Parhi, KK
    [J]. INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 82 - 88
  • [10] Novel 7T SRAM cell for low power cache design
    Aly, RE
    Faisal, MI
    Bayoumi, MA
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 171 - 174