共 50 条
- [1] Single Bit -Line 10T SRAM cell for Low power and High SNM [J]. 2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 433 - 438
- [3] A low power single bit-line configuration dependent 7T SRAM bit cell with process-variation-tolerant enhanced read performance [J]. Analog Integrated Circuits and Signal Processing, 2023, 115 : 77 - 92
- [4] Single bit-line 11T SRAM cell for low power and improved stability [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2020, 14 (03): : 114 - 121
- [6] Low Power Multi Threshold 7T SRAM Cell [J]. 2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 257 - 260
- [7] Design of 7T Sram Cell for Low Power Applications [J]. 2015 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2015,
- [9] Low power SRAM design using hierarchical divided bit-line approach [J]. INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 82 - 88
- [10] Novel 7T SRAM cell for low power cache design [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 171 - 174