Single Bit-line 7T SRAM cell for Low Power and High SNM

被引:0
|
作者
Madiwalar, Basavaraj [1 ]
Kariyappa, B. S. [2 ]
机构
[1] RVCE, Bengaluru, India
[2] RVCE, Dept ECE, Bangalore, Karnataka, India
关键词
Single bit line; 7T-SRAM cell; low power; read stable; SRAM (Static Random Access Memory); SNM (Static Noise Margin); RNM (Read Noise Margin); WNM (Write Noise Margin); HSNM (Hold State Noise Margin);
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Memories are integral parts of most of the digital devices and hence reducing power consumption of memory is very important in improving the system performance, efficiency and stability. Most of the embedded and portable devices use SRAM cells because of their ease of use as well as low standby leakage. Standard CMOS 6T SRAM cell uses two bit-lines and a word line for both read and write operations. This 6T SRAM cell consumes more power and shows poor stability at small feature sizes with low power supply. During read operation, the stability drastically decreases due to the voltage division between the access and driver transistors. In this paper new 7T SRAM cell is proposed, which uses single bit-line for both read and write operations. Power consumption is reduced because of single bit line usage and read stability is very high compared to conventional 6T SRAM cell. Proposed cell also provides high static noise margins (SNMs). The proposed 7T SRAM cell is compared with conventional 6T SRAM cell in terms of power consumed, delay and SNMs. The Proposed 7T SRAM cell consumes 22.03% less power for write '0' operation, 17.33% less power for write '1' operation, 17.52% less power for read '0' operation and 21.36% less power for read '1' operation compared to conventional 6T SRAM cell. The proposed cell has 2.64 times SNM in read state; 1.082 times SNM in hold state and 1.064 times SNM in write 0 state compared to conventional 6T SRAM cell. Schematics are drawn using virtuoso ADE of Cadence, and all simulations are carried out using Cadence Spectre Analyzer with 90nm Technology library at 1.8V VDD.
引用
收藏
页码:223 / 228
页数:6
相关论文
共 50 条
  • [41] Modeling and Simulation of High Level Leakage Power Reduction Techniques for 7T SRAM Cell Design
    Akashe, Shyam
    Bhushan, Sushil
    Sharma, Sanjay
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2012, 42 (02): : 83 - 87
  • [42] SRAM Bit-line Boosting Circuit for Low Latency and Timing Aware Read Operation
    Lee, Hyeyeong
    Kim, Joonhyung
    Park, Jongsun
    2022 19TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2022, : 5 - 6
  • [43] Power-aware sourse feedback single-ended 7T SRAM cell at nanoscale regime
    Roy, Chandaramauleshwar
    Islam, Aminul
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2019, 25 (05): : 1783 - 1791
  • [44] Stable Local Bit-Line 6 T SRAM Architecture Design for Low-Voltage Operation and Access Enhancement
    Sheu, Ming-Hwa
    Morsalin, S. M. Salahuddin
    Tsai, Chang-Ming
    Yang, Cheng-Jie
    Hsia, Shih-Chang
    Hsueh, Ya-Hsin
    Lin, Jin-Fa
    Chang, Chuan-Yu
    ELECTRONICS, 2021, 10 (06) : 1 - 11
  • [45] Power-aware sourse feedback single-ended 7T SRAM cell at nanoscale regime
    Chandaramauleshwar Roy
    Aminul Islam
    Microsystem Technologies, 2019, 25 : 1783 - 1791
  • [46] Improved reliability single loop single feed 7T SRAM cell for biomedical applications
    Panchal, Ashish
    Sharma, Priyanka
    Gupta, Aastha
    Neema, Vaibhav
    Tiwari, Nidhi
    Sindal, Ravi
    Memories - Materials, Devices, Circuits and Systems, 2023, 4
  • [47] A Reliable and Temperature Variation Tolerant 7T SRAM Cell with Single Bitline Configuration for Low Voltage Application
    Bhawna Rawat
    Poornima Mittal
    Circuits, Systems, and Signal Processing, 2022, 41 : 2779 - 2801
  • [48] A Reliable and Temperature Variation Tolerant 7T SRAM Cell with Single Bitline Configuration for Low Voltage Application
    Rawat, Bhawna
    Mittal, Poornima
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 41 (05) : 2779 - 2801
  • [49] New Improved Low Power and High SNM Single Metal SRAM in 32 nm Technology
    Saurabh
    Shekhar, S.
    Purwar, A.
    Biswas, S.
    2014 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2014,
  • [50] Pentavariate Vmin Analysis of a Subthreshold 10T SRAM Bit Cell With Variation Tolerant Write and Divided Bit-Line Read
    Gupta, Shourya
    Gupta, Kirti
    Pandey, Neeta
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (10) : 3326 - 3337