Analysis of Different SRAM Cell Topologies and Design of 10T SRAM Cell with Improved Read Speed

被引:0
|
作者
Saxena, Nikhil [1 ]
Soni, Sonal [2 ]
机构
[1] ITM Gwalior, ECE Dept, Gwalior, MP, India
[2] RGTU Polytech, Dept Elect, Bhopal, MP, India
来源
关键词
SRAM Cell; Leakage Current; Leakage Power; Read Stability;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The aim of this paper is to analyze the read behaviour of the multiple SRAM cell structures using cadence tool at 45nm technology and to compare the cells for read operation while keeping the read and write access time and the supply voltage as low as possible. In particular, the leakage currents, leakage power and read behaviour of each SRAM cells are examined. A 10T SRAM cell implementation is proposed here that results in reduced leakage power and leakage current, at the same time with increased read stability in comparision with the conventional 6T SRAM cell as well as 7T, 8T and 9T SRAM cells. As a result, the 10T SRAM always consumes lowest leakage power and leakage current; improve read stability as compared to the 6T, 7T, 8T and 9T SRAM cells.
引用
收藏
页码:41 / 51
页数:11
相关论文
共 50 条
  • [1] Design of 10T SRAM cell with improved read performance and expanded write margin
    Sachdeva, Ashish
    Tomar, V. K.
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2021, 15 (01) : 42 - 64
  • [2] Design of 10T SRAM cell with improved read performance and expanded write margin
    Sachdeva, Ashish
    Tomar, V.K.
    [J]. IET Circuits, Devices and Systems, 2021, 15 (01): : 42 - 64
  • [3] A new low-power 10T SRAM cell with improved read SNM
    Pasandi, Ghasem
    Jafari, Mohsen
    Imani, Mohsen
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2015, 102 (10) : 1621 - 1633
  • [4] A Subthreshold 10T SRAM Cell With Enhanced Read and Write Operations
    Zhang, Jiubai
    Wu, Xiaoqing
    Yi, Xilin
    Lv, Jiaxun
    He, Yajuan
    [J]. 2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [5] Design Implementation and Analysis of Different SRAM Cell Topologies
    MuraliMohanBabu, Y.
    Mishra, Suman
    Radhika, K.
    [J]. 2021 INTERNATIONAL CONFERENCE ON EMERGING SMART COMPUTING AND INFORMATICS (ESCI), 2021, : 678 - 682
  • [6] Design and Analysis of Different Types SRAM Cell Topologies
    Kiran, P. N. Vamsi
    Saxena, Nikhil
    [J]. 2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, : 1060 - 1065
  • [7] Design and Analysis of Different Types SRAM Cell Topologies
    Kiran, P. N. Vamsi
    Saxena, Nikhil
    [J]. 2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, : 167 - 172
  • [8] Leakage Characterization of 10T SRAM Cell
    Islam, A.
    Hasan, M.
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (03) : 631 - 638
  • [9] Design of 10T SRAM Cell for High SNM and Low Power
    Grace, P. Shiny
    Sivamangai, N. M.
    [J]. PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 281 - 285
  • [10] Reliability improved dual driven feedback 10T SRAM bit cell
    Leavline, Epiphany Jebamalar
    Sugantha, Arumugam
    [J]. MICROELECTRONICS RELIABILITY, 2022, 139