Analysis of Different SRAM Cell Topologies and Design of 10T SRAM Cell with Improved Read Speed

被引:0
|
作者
Saxena, Nikhil [1 ]
Soni, Sonal [2 ]
机构
[1] ITM Gwalior, ECE Dept, Gwalior, MP, India
[2] RGTU Polytech, Dept Elect, Bhopal, MP, India
来源
关键词
SRAM Cell; Leakage Current; Leakage Power; Read Stability;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The aim of this paper is to analyze the read behaviour of the multiple SRAM cell structures using cadence tool at 45nm technology and to compare the cells for read operation while keeping the read and write access time and the supply voltage as low as possible. In particular, the leakage currents, leakage power and read behaviour of each SRAM cells are examined. A 10T SRAM cell implementation is proposed here that results in reduced leakage power and leakage current, at the same time with increased read stability in comparision with the conventional 6T SRAM cell as well as 7T, 8T and 9T SRAM cells. As a result, the 10T SRAM always consumes lowest leakage power and leakage current; improve read stability as compared to the 6T, 7T, 8T and 9T SRAM cells.
引用
收藏
页码:41 / 51
页数:11
相关论文
共 50 条
  • [21] A New 10T SRAM Cell with Improved Read/Write Margin and no Half Select Disturb for Bit-interleaving Architecture
    Zhou, Honggang
    Song, Qiang
    Peng, Chunyu
    Tan, Shoubiao
    [J]. INFORMATION TECHNOLOGY APPLICATIONS IN INDUSTRY, PTS 1-4, 2013, 263-266 : 9 - 14
  • [22] Secure and Reliable Single-Ended 10T SRAM Cell
    Sharma, Ayan
    Naz, Syed Farah
    Shah, Ambika Prasad
    [J]. 8TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM 2024, 2024, : 574 - 576
  • [23] High Stable and Low Power 10T CNTFET SRAM Cell
    Elangovan, M.
    Gunavathi, K.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (10)
  • [24] Low Power 10T SRAM Cell with Improved Stability Solving Soft Error Issue
    Lorenzo, Rohit
    Paily, Roy
    [J]. PROCEEDINGS OF THE 2019 IEEE REGION 10 CONFERENCE (TENCON 2019): TECHNOLOGY, KNOWLEDGE, AND SOCIETY, 2019, : 2554 - 2558
  • [25] Reduction of Read Power in 10T SRAM Using SVL Technique
    Chaurasia, Ranu
    Chaudhary, Akhilesh Kumar
    Verma, Sudhanshu
    [J]. JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2022, 16 (04): : 339 - 351
  • [26] An 8T SRAM Cell with Improved ION/IOFF Ratio and with Faster Read Speed
    Goswami, Abhinandan
    Rajput, Amit Singh
    Sxena, Nikhil
    [J]. JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2020, 15 (1-2): : 127 - 136
  • [27] Design of highly reliable energy-efficient SEU tolerant 10T SRAM cell
    Kumar, C. I.
    Anand, B.
    [J]. ELECTRONICS LETTERS, 2018, 54 (25) : 1423 - 1424
  • [28] SOI FinFET Based 10T SRAM Cell Design against Short Channel Effects
    Sudha, D.
    Rani, Ch. Santhi
    Ijjada, Sreenivasa Rao
    [J]. ACTA PHYSICA POLONICA A, 2019, 135 (04) : 702 - 704
  • [29] Design of highly reliable radiation hardened 10T SRAM cell for low voltage applications
    Shekhar, Raghav
    Kumar, Chaudhry Indra
    [J]. INTEGRATION-THE VLSI JOURNAL, 2022, 87 : 176 - 181
  • [30] Design of a Bit-Interleaved Low Power 10T SRAM Cell with Enhanced Stability
    Kumar, Manoj R.
    Sridevi, P., V
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (08)