Design and Modeling of PLL based 1GHz Frequency Synthesizer using 0.35μm SiGeBiCMOS Process

被引:0
|
作者
Channayya, C. H. [1 ]
Prashanth, C. R. [2 ]
Ramachandra, A. C. [1 ]
机构
[1] Alpha Coll Engn, BIAL Link Rd, Bengaluru 560077, India
[2] Dr Ambedkar Inst Technol, Near Jnana Bharathi Campus, Bengaluru 560056, India
关键词
Phase Locked Loop; mixed signal simulation; VCO; Frequency divider; passive filter; SiGe; PHASE-NOISE; OSCILLATOR;
D O I
10.1145/2979779.2979826
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Technology advances have made gigabit signal viable and attractive. A method to design IEEE 1394 based 1GHz Phase Locked Loop (PLL) system as frequency synthesizer with Low Phase Noise is proposed. A complementary LC oscillator is used to generate the 1GHz oscillation frequency and is divided into lower frequency clock by the feedback frequency divider. The architecture is type II third order charge pump Phase Locked Loop. In order to suppress spurs and reduce ripples on control voltage a third order loop filter is used. Power consumption is significantly reduced by simplifying the circuit structure of digital frequency divider. Advance process of Silicon-Germanium BiCMOS (SiGe) is used to integrate high-performance Hetero-junction Bipolar Transistors (HBTs) and MOSFETs actives and passives. This technology has the advantage that its flicker noise (1/f) is very low. The measured phase noise is -160dBc/Hz and power consumption of the PLL is 0.32 mW.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] A 2.4-GHz, 3.74-mW CMOS PLL-based frequency synthesizer
    Sulaiman, MS
    2002 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2002, : 72 - 76
  • [22] A 1GHz Configurable Chirp Modulation Direct Digital Frequency Synthesizer in 65nm CMOS
    Guo, Ting
    Tang, Kai
    Zheng, Yuanjin
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [23] A 60 GHz PLL Synthesizer with an Injection Locked Frequency Divider using a Fast VCO Frequency Calibration Algorithm
    Shima, Takahiro
    Miyanaga, Kenji
    Takinami, Koji
    2012 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC 2012), 2012, : 646 - 648
  • [24] 3.75 GHz 1:4 static frequency divider IC design using 0.35 μm standard CMOS technology
    Bao, Zhi-Hua
    Jing, Wei-Ping
    Nanjing Youdian Xueyuan Xuebao/Journal of Nanjing Institute of Posts and Telecommunications, 2001, 21 (04):
  • [25] A 2.45GHz wide tuning range VCO using MOS varactor in 0.35 μm SiGeBiCMOS technology
    Feng, H
    Wu, Q
    Guan, X
    Zhan, R
    Wang, A
    IEEE 2005 INTERNATIONAL SYMPOSIUM ON MICROWAVE, ANTENNA, PROPAGATION AND EMC TECHNOLOGIES FOR WIRELESS COMMUNICATIONS PROCEEDINGS, VOLS 1 AND 2, 2005, : P10 - P13
  • [26] Low noise amplifier design using 0.35 μm SiGeBiCMOS technology for WLAN/WiMax applications
    Kaynak, Mehmet
    Tekin, Ibrahim
    Bozkurt, Ayhan
    Gurbuz, Yasar
    2006 IEEE LONG ISLAND SYSTEMS, APPLICATIONS AND TECHNOLOGY CONFERENCE, 2006, : 71 - 75
  • [27] A 2-V 2.3/4.6-GHz dual-band frequency synthesizer in 0.35-μm digital CMOS process
    Chen, WZ
    Chang, JX
    Hong, YJ
    Wong, MT
    Kuo, CL
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (01) : 234 - 237
  • [28] A 58-63.6GHz Quadrature PLL Frequency Synthesizer Using Dual-Injection Technique
    Musa, Ahmed
    Murakami, Rui
    Sato, Takahiro
    Chaivipas, Win
    Okada, Kenichi
    Matsuzawa, Akira
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [29] A 0.35μm SiGeBiCMOS process featuring a 80 GHz fmax HBT and integrated high-Q.RF passive components
    Decoutere, S
    Vleugels, F
    Kuhn, R
    Loo, R
    Caymax, M
    Jenei, S
    Croon, J
    Van Huylenbroeck, S
    Da Rold, M
    Rosseel, E
    Chevalier, P
    Coppens, P
    PROCEEDINGS OF THE 2000 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 2000, : 106 - 109
  • [30] A 1-GHz Charge Pump PLL Frequency Synthesizer for IEEE 1394b PHY
    Jin-Yue Ji
    Hai-Qi Liu
    Qiang Li
    Journal of Electronic Science and Technology, 2012, (04) : 319 - 326