Design and Modeling of PLL based 1GHz Frequency Synthesizer using 0.35μm SiGeBiCMOS Process

被引:0
|
作者
Channayya, C. H. [1 ]
Prashanth, C. R. [2 ]
Ramachandra, A. C. [1 ]
机构
[1] Alpha Coll Engn, BIAL Link Rd, Bengaluru 560077, India
[2] Dr Ambedkar Inst Technol, Near Jnana Bharathi Campus, Bengaluru 560056, India
关键词
Phase Locked Loop; mixed signal simulation; VCO; Frequency divider; passive filter; SiGe; PHASE-NOISE; OSCILLATOR;
D O I
10.1145/2979779.2979826
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Technology advances have made gigabit signal viable and attractive. A method to design IEEE 1394 based 1GHz Phase Locked Loop (PLL) system as frequency synthesizer with Low Phase Noise is proposed. A complementary LC oscillator is used to generate the 1GHz oscillation frequency and is divided into lower frequency clock by the feedback frequency divider. The architecture is type II third order charge pump Phase Locked Loop. In order to suppress spurs and reduce ripples on control voltage a third order loop filter is used. Power consumption is significantly reduced by simplifying the circuit structure of digital frequency divider. Advance process of Silicon-Germanium BiCMOS (SiGe) is used to integrate high-performance Hetero-junction Bipolar Transistors (HBTs) and MOSFETs actives and passives. This technology has the advantage that its flicker noise (1/f) is very low. The measured phase noise is -160dBc/Hz and power consumption of the PLL is 0.32 mW.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] A 0.8–4.2 GHz monolithic all-digital PLL based frequency synthesizer for wireless communications
    赵远新
    高源培
    李巍
    李宁
    任俊彦
    Journal of Semiconductors, 2015, 36 (01) : 129 - 143
  • [32] A 1-GHz Charge Pump PLL Frequency Synthesizer for IEEE 1394b PHY
    JinYue Ji
    HaiQi Liu
    Qiang Li
    Journal of Electronic Science and Technology, 2012, 10 (04) : 319 - 326
  • [33] A 0.8–4.2 GHz monolithic all-digital PLL based frequency synthesizer for wireless communications
    赵远新
    高源培
    李巍
    李宁
    任俊彦
    Journal of Semiconductors, 2015, (01) : 129 - 143
  • [34] A 32GHz Ultra-Wideband Frequency Synthesizer Based on Fractional-N PLL
    Zhang, Quan
    Xu, Jinping
    2022 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY (ICMMT), 2022,
  • [35] The Design of High Performance X-Band Frequency Synthesizer based on DDS and PLL
    Cui, Weibo
    Zhang, Xiao
    Lu, Xiao
    Ren, Yuxing
    Zhan, Mingzhou
    Yan, Bo
    2013 CROSS STRAIT QUAD-REGIONAL RADIO SCIENCE AND WIRELESS TECHNOLOGY CONFERENCE (CSQRWC), 2013, : 97 - 100
  • [36] Design and implementation of a second order PLL based frequency synthesizer for implantable medical devices
    Kumar, B. Dinesh
    Shrimali, Hitesh
    INTEGRATION-THE VLSI JOURNAL, 2022, 86 : 57 - 63
  • [37] Analysis and design of 1 GHz PLL for fast phase and frequency acquisition
    Rout, Prakash Kumar
    Panda, Bibhu Prasad
    Acharya, Debiprasad Priyabrata
    Panda, Ganapati
    INTERNATIONAL JOURNAL OF SIGNAL AND IMAGING SYSTEMS ENGINEERING, 2014, 7 (01) : 30 - 37
  • [38] A 1.25-GHz 0.35-μm monolithic CMOS PLL based on a multiphase ring oscillator
    Sun, LZ
    Kwasniewski, TA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (06) : 910 - 916
  • [39] A 5-GHz Direct Digital Frequency Synthesizer Using an Analog-Sine-Mapping Technique in 0.35-μm SiGe BiCMOS
    Yang, Ching-Yuan
    Weng, Jun-Hong
    Chang, Hsuan-Yu
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (09) : 2064 - 2072
  • [40] Design of a Continuous Fractional Frequency Divider in 0.35μm CMOS Process
    Azadmousavi, Tayebeh
    Hadidi, Khayrollah
    Khoei, Abdollah
    2015 23RD IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2015, : 1133 - 1138