A 1-GHz Charge Pump PLL Frequency Synthesizer for IEEE 1394b PHY

被引:0
|
作者
Jin-Yue Ji [1 ]
Hai-Qi Liu [2 ]
Qiang Li [1 ,3 ]
机构
[1] Centre for Communication Circuits and Systems, University of Electronic Science and Technology of China
[2] Integrated Device Technology
[3] Integrated Circuits & Electronics (ICE) Lab,Department of Engineering, Aarhus University
基金
中国国家自然科学基金;
关键词
Frequency synthesizer; Matlab; mixed-signal simulation; phase-locked loop; Verilog-A;
D O I
暂无
中图分类号
TN911.8 [相位锁定、锁相技术]; TN74 [频率合成技术、频率合成器];
学科分类号
080902 ; 081002 ;
摘要
The design procedure of an 1-GHz phase-locked loop (PLL)-based frequency synthesizer used in IEEE 1394b physical (PHY) system is presented in this paper. The PLL’s loop dynamics are analyzed in depth and theoretical relationships between all loop parameters are clearly described. All the parameters are derived and verified by Verilog-A model, which ensures the accuracy and efficiency of the circuit design and simulation. A 4-stage ring oscillator is employed to generate 1-GHz oscillation frequency and is divided into low frequency clocks by a feedback divider. The architecture is a third-order, type-2 charge pump PLL. The simulated settling time is less than 4μs. The RMS value of period jitter of the PLL’s output is 2.1 ps. The PLL core occupies an area of 0.12 mm2, one fourth of which is occupied by the MiM loop capacitors. The total current consumption of the chip is 16.5 mA. The chip has been sent for fabrication in 0.13 m complementary metal oxide semiconductor (CMOS) technology.
引用
收藏
页码:319 / 326
页数:8
相关论文
共 37 条
  • [1] A 1-GHz Charge Pump PLL Frequency Synthesizer for IEEE 1394b PHY
    JinYue Ji
    HaiQi Liu
    Qiang Li
    Journal of Electronic Science and Technology, 2012, 10 (04) : 319 - 326
  • [2] Charge Pump Based PLL Design for IEEE 1394b PHY
    Lu, Qiang
    Liu, Haiqi
    Li, Qiang
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [3] BIST-BASED DIGITAL DESIGN FOR IEEE 1394B PHY
    Wen, Zhang
    Liu, HaiQi
    Li, Qiang
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [4] Low supply voltage and low-power 1-GHz PLL frequency synthesizer for mobile terminals
    Kokubo, M
    Shibahara, Y
    Aoki, H
    Hwang, CK
    IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (01) : 71 - 78
  • [5] A 1-GHz Direct Digital Frequency Synthesizer in an FPGA
    Bergeron, Matt
    Willson, Alan N., Jr.
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 329 - 332
  • [6] A VLSI Implementation of a Frequency Synthesizer Based on a Charge Pump PLL
    Bozomitu, Radu Gabriel
    Cehan, Vlad
    Barabasa, Constantin
    Cojan, Neculai
    2014 IEEE 20TH INTERNATIONAL SYMPOSIUM FOR DESIGN AND TECHNOLOGY IN ELECTRONIC PACKAGING (SIITME), 2014, : 141 - 144
  • [7] A 0.55-V 1-GHz Frequency Synthesizer PLL for Ultra-Low-Voltage Ultra-Low-Power Applications
    Abdelfattah, Omar
    Shih, Ishiang
    Roberts, Gordon
    Shih, Yi-Chi
    2015 IEEE 6TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2015,
  • [8] A radiation-hardened-by-design technique for suppressing SET in charge pump of PLL frequency synthesizer
    HAN BenGuang
    GUO ZhongJie
    WANG XiHu
    WU LongSheng
    LIU YouBao
    Science China(Technological Sciences), 2013, 56 (02) : 286 - 292
  • [9] A radiation-hardened-by-design technique for suppressing SET in charge pump of PLL frequency synthesizer
    Han BenGuang
    Guo ZhongJie
    Wang XiHu
    Wu LongSheng
    Liu YouBao
    SCIENCE CHINA-TECHNOLOGICAL SCIENCES, 2013, 56 (02) : 286 - 292
  • [10] A radiation-hardened-by-design technique for suppressing SET in charge pump of PLL frequency synthesizer
    HAN BenGuang
    GUO ZhongJie
    WANG XiHu
    WU LongSheng
    LIU YouBao
    Science China(Technological Sciences) , 2013, (02) : 286 - 292