A 1-GHz Charge Pump PLL Frequency Synthesizer for IEEE 1394b PHY

被引:0
|
作者
Jin-Yue Ji [1 ]
Hai-Qi Liu [2 ]
Qiang Li [1 ,3 ]
机构
[1] Centre for Communication Circuits and Systems, University of Electronic Science and Technology of China
[2] Integrated Device Technology
[3] Integrated Circuits & Electronics (ICE) Lab,Department of Engineering, Aarhus University
基金
中国国家自然科学基金;
关键词
Frequency synthesizer; Matlab; mixed-signal simulation; phase-locked loop; Verilog-A;
D O I
暂无
中图分类号
TN911.8 [相位锁定、锁相技术]; TN74 [频率合成技术、频率合成器];
学科分类号
080902 ; 081002 ;
摘要
The design procedure of an 1-GHz phase-locked loop (PLL)-based frequency synthesizer used in IEEE 1394b physical (PHY) system is presented in this paper. The PLL’s loop dynamics are analyzed in depth and theoretical relationships between all loop parameters are clearly described. All the parameters are derived and verified by Verilog-A model, which ensures the accuracy and efficiency of the circuit design and simulation. A 4-stage ring oscillator is employed to generate 1-GHz oscillation frequency and is divided into low frequency clocks by a feedback divider. The architecture is a third-order, type-2 charge pump PLL. The simulated settling time is less than 4μs. The RMS value of period jitter of the PLL’s output is 2.1 ps. The PLL core occupies an area of 0.12 mm2, one fourth of which is occupied by the MiM loop capacitors. The total current consumption of the chip is 16.5 mA. The chip has been sent for fabrication in 0.13 m complementary metal oxide semiconductor (CMOS) technology.
引用
收藏
页码:319 / 326
页数:8
相关论文
共 37 条
  • [31] A 1-V 9.6-GHz charge-pump PLL with low RMS-integrated jitter
    Qiu, Ding
    Kong, Xiangjian
    Jian, Mingchao
    Zheng, Jiwei
    Guo, Chunbing
    MICROELECTRONICS JOURNAL, 2023, 142
  • [32] A 1-V, 1.4-2.5 GHz charge-pump-less PLL for a phase interpolator based CDR
    Park, Jaejin
    Liu, Jenlung Frank
    Carley, L. Richard
    Yue, C. Patrick
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 281 - +
  • [33] THE 1-V 2.4 GHz LOW-SPUR FRACTIONAL-N FREQUENCY SYNTHESIZER CHIP DESIGN WITH EXPLOITING RANDOMLY SELECTED PFD AND SUB-SAMPLING CHARGE PUMP TECHNOLOGY
    Huang, Jhin-Fang
    Yang, Jia-Lun
    Liu, Ron-Yi
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2015, 57 (01) : 61 - 66
  • [34] A 210fs RMS jitter 187.5 MHz-3GHz fractional-N frequency synthesizer with quantization noise suppression techniques and chopping differential charge pump for SDR applications
    Li, Haoming
    Shen, Yupeng
    Wang, Tengjia
    Liu, Jiarui
    MICROELECTRONICS JOURNAL, 2019, 85 : 135 - 143
  • [35] 1GHz monolithic high spectrum purity fractional-N frequency synthesizer with a 3-B third-order delta-sigma modulator
    Chi, BY
    Zhu, XL
    Huang, SL
    Wang, ZH
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1504 - 1507
  • [36] Low Phase-Noise, 2.4 and 5.8 GHz Dual-Band Frequency Synthesizer with Class-C VCO and Bias-Controlled Charge Pump for RF Wireless Charging System in 180 nm CMOS Process
    Jo, Jongwan
    Kim, David
    Hejazi, Arash
    Pu, YoungGun
    Jung, Yeonjae
    Huh, Hyungki
    Kim, Seokkee
    Yoo, Joon-Mo
    Lee, Kang-Yoon
    ELECTRONICS, 2022, 11 (07)
  • [37] A 1.7GHz MDLL-Based Fractional-N Frequency Synthesizer with 1.4ps RMS Integrated Jitter and 3mW Power Using a 1b TDC
    Marucci, Giovanni
    Fenaroli, Andrea
    Marzin, Giovanni
    Levantino, Salvatore
    Samori, Carlo
    Lacaita, Andrea L.
    2014 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2014, 57 : 360 - +