A 1-GHz Charge Pump PLL Frequency Synthesizer for IEEE 1394b PHY

被引:0
|
作者
Jin-Yue Ji [1 ]
Hai-Qi Liu [2 ]
Qiang Li [1 ,3 ]
机构
[1] Centre for Communication Circuits and Systems, University of Electronic Science and Technology of China
[2] Integrated Device Technology
[3] Integrated Circuits & Electronics (ICE) Lab,Department of Engineering, Aarhus University
基金
中国国家自然科学基金;
关键词
Frequency synthesizer; Matlab; mixed-signal simulation; phase-locked loop; Verilog-A;
D O I
暂无
中图分类号
TN911.8 [相位锁定、锁相技术]; TN74 [频率合成技术、频率合成器];
学科分类号
080902 ; 081002 ;
摘要
The design procedure of an 1-GHz phase-locked loop (PLL)-based frequency synthesizer used in IEEE 1394b physical (PHY) system is presented in this paper. The PLL’s loop dynamics are analyzed in depth and theoretical relationships between all loop parameters are clearly described. All the parameters are derived and verified by Verilog-A model, which ensures the accuracy and efficiency of the circuit design and simulation. A 4-stage ring oscillator is employed to generate 1-GHz oscillation frequency and is divided into low frequency clocks by a feedback divider. The architecture is a third-order, type-2 charge pump PLL. The simulated settling time is less than 4μs. The RMS value of period jitter of the PLL’s output is 2.1 ps. The PLL core occupies an area of 0.12 mm2, one fourth of which is occupied by the MiM loop capacitors. The total current consumption of the chip is 16.5 mA. The chip has been sent for fabrication in 0.13 m complementary metal oxide semiconductor (CMOS) technology.
引用
收藏
页码:319 / 326
页数:8
相关论文
共 37 条
  • [21] High tolerance of charge pump leakage current in Integer-N PLL frequency synthesizer for 5G networks
    Berber, Zakia
    Kameche, Samir
    Benkhelifa, Elhadj
    SIMULATION MODELLING PRACTICE AND THEORY, 2019, 95 : 134 - 147
  • [22] Design of Improved Phase Frequency Detector and Charge-Pump for a 12-18 GHz CMOS PLL
    Fu, Yupeng
    Li, Lianming
    Wang, Dongming
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1272 - 1274
  • [23] Design and Modeling of PLL based 1GHz Frequency Synthesizer using 0.35μm SiGeBiCMOS Process
    Channayya, C. H.
    Prashanth, C. R.
    Ramachandra, A. C.
    INTERNATIONAL CONFERENCE ON ADVANCES IN INFORMATION COMMUNICATION TECHNOLOGY & COMPUTING, 2016, 2016,
  • [24] A 1.2-V 6-GHz Dual-Path Charge-Pump PLL Frequency Synthesizer for Quantum Control and Readout in CMOS 65-nm Process
    Manthena, Vamshi
    Miryala, Sandeep
    Deptuch, Grzegorz
    Carini, Gabriella
    2020 11TH IEEE ANNUAL UBIQUITOUS COMPUTING, ELECTRONICS & MOBILE COMMUNICATION CONFERENCE (UEMCON), 2020, : 570 - 576
  • [25] A low power fully programmable 1MHz resolution 2.4GHz CMOS PLL frequency synthesizer
    Krishna, M. Vamshi
    Xie, J.
    Lim, W. M.
    Do, M. A.
    Yeo, K. S.
    Boon, C. C.
    2007 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE, 2007, : 187 - 190
  • [26] A 3.2 to 4GHz, 0.25μm CMOS frequency synthesizer for IEEE 802.11a/b/g WLAN
    Terrovitis, M
    Mack, M
    Singh, K
    Zargari, M
    2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 98 - 99
  • [27] A high-speed MCML charge pump design at 10 GHz frequency in 45 nm CMOS technology for PLL application
    Sivasakthi, M.
    Radhika, P.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 118 (01) : 49 - 66
  • [28] A high-speed MCML charge pump design at 10 GHz frequency in 45 nm CMOS technology for PLL application
    M. Sivasakthi
    P. Radhika
    Analog Integrated Circuits and Signal Processing, 2024, 118 : 49 - 66
  • [29] A 2.3-3.9 GHz Fractional-N Frequency Synthesizer with Charge Pump and TDC Calibration for Reduced Reference and Fractional Spurs
    Jiang, Junning
    Yan, Tanwei
    Zhou, Dadian
    Karsilayan, Aydin Ilker
    Silva-Martinez, Jose
    2021 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2021, : 71 - 74
  • [30] A 2.4-GHz Low Power High Performance Frequency Synthesizer Based on Current-Reuse VCO and Symmetric Charge Pump
    Zhang, Ye
    Liao, Lei
    Wei, Muh-Dey
    Mueller, Jan Henning
    Mohr, Bastian
    Atac, Aytac
    Wang, Yifan
    Schleyer, Martin
    Wunderlich, Ralf
    Negra, Renato
    Heinen, Stefan
    2013 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2013, : 119 - 122