共 50 条
- [1] A 0.35μm SiGeBiCMOS frequency synthesizer for WCDMA mobile terminals 2005 IEEE VLSI-TSA International Symposium on VLSI Design, Automation & Test (VLSI-TSA-DAT), Proceedings of Technical Papers, 2005, : 165 - 168
- [2] Programmable PLL-Based Frequency Synthesizer: Modeling and Design Considerations 2017 ARGENTINE CONFERENCE OF MICRO-NANOELECTRONICS, TECHNOLOGY AND APPLICATIONS (CAMTA), 2017, : 10 - 14
- [3] A Design of Frequency Synthesizer Based on the PLL Method PROCEEDINGS OF 2010 3RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY (ICCSIT 2010), VOL 5, 2010, : 134 - 137
- [4] Design and optimization of an integrated 1GHz PLL IP for microprocessors 2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1535 - 1538
- [5] Design of a 4.2-5.4 GHz differential LC VCO using 0.35 μm SiGeBiCMOS technology 2006 IEEE SARNOFF SYMPOSIUM, 2006, : 142 - 145
- [6] Design of voltage control oscillator for 5.2GHz in 0.35μm SiGeBiCMOS technology EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 957 - 959
- [7] A 1GHz direct digital frequency synthesizer based on the quasi-linear interpolation method 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2766 - 2769
- [8] A 1GHz dual-loop microprocessor PLL with instant frequency shifting 1997 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - DIGEST OF TECHNICAL PAPERS, 1997, 40 : 336 - 337
- [9] Design and Improvement of a Frequency Synthesizer Based on PLL plus DDS plus PLL PROCEEDINGS OF THE 2017 2ND JOINT INTERNATIONAL INFORMATION TECHNOLOGY, MECHANICAL AND ELECTRONIC ENGINEERING CONFERENCE (JIMEC 2017), 2017, 62 : 546 - 549
- [10] Design of Frequency Synthesizer Based on DDS plus PLL technology ADVANCES IN MECHATRONICS, AUTOMATION AND APPLIED INFORMATION TECHNOLOGIES, PTS 1 AND 2, 2014, 846-847 : 676 - 679