Design and Modeling of PLL based 1GHz Frequency Synthesizer using 0.35μm SiGeBiCMOS Process

被引:0
|
作者
Channayya, C. H. [1 ]
Prashanth, C. R. [2 ]
Ramachandra, A. C. [1 ]
机构
[1] Alpha Coll Engn, BIAL Link Rd, Bengaluru 560077, India
[2] Dr Ambedkar Inst Technol, Near Jnana Bharathi Campus, Bengaluru 560056, India
关键词
Phase Locked Loop; mixed signal simulation; VCO; Frequency divider; passive filter; SiGe; PHASE-NOISE; OSCILLATOR;
D O I
10.1145/2979779.2979826
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Technology advances have made gigabit signal viable and attractive. A method to design IEEE 1394 based 1GHz Phase Locked Loop (PLL) system as frequency synthesizer with Low Phase Noise is proposed. A complementary LC oscillator is used to generate the 1GHz oscillation frequency and is divided into lower frequency clock by the feedback frequency divider. The architecture is type II third order charge pump Phase Locked Loop. In order to suppress spurs and reduce ripples on control voltage a third order loop filter is used. Power consumption is significantly reduced by simplifying the circuit structure of digital frequency divider. Advance process of Silicon-Germanium BiCMOS (SiGe) is used to integrate high-performance Hetero-junction Bipolar Transistors (HBTs) and MOSFETs actives and passives. This technology has the advantage that its flicker noise (1/f) is very low. The measured phase noise is -160dBc/Hz and power consumption of the PLL is 0.32 mW.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] A 0.35μm SiGeBiCMOS frequency synthesizer for WCDMA mobile terminals
    Liu, JL
    2005 IEEE VLSI-TSA International Symposium on VLSI Design, Automation & Test (VLSI-TSA-DAT), Proceedings of Technical Papers, 2005, : 165 - 168
  • [2] Programmable PLL-Based Frequency Synthesizer: Modeling and Design Considerations
    Raphael, R. N. S.
    Agord, M. P., Jr.
    Manera, Leandro T.
    Chagas, Cassia M.
    Finco, Saulo
    2017 ARGENTINE CONFERENCE OF MICRO-NANOELECTRONICS, TECHNOLOGY AND APPLICATIONS (CAMTA), 2017, : 10 - 14
  • [3] A Design of Frequency Synthesizer Based on the PLL Method
    Han Li
    Meng Xiang-hua
    Liu Qian
    Li Shi
    PROCEEDINGS OF 2010 3RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY (ICCSIT 2010), VOL 5, 2010, : 134 - 137
  • [4] Design and optimization of an integrated 1GHz PLL IP for microprocessors
    Zhao, BX
    Guo, HM
    Zhou, H
    Chen, J
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1535 - 1538
  • [5] Design of a 4.2-5.4 GHz differential LC VCO using 0.35 μm SiGeBiCMOS technology
    Esame, Onur
    Tekin, Ibrahim
    Guerbuez, Yasar
    Bozkurt, Ayhan
    2006 IEEE SARNOFF SYMPOSIUM, 2006, : 142 - 145
  • [6] Design of voltage control oscillator for 5.2GHz in 0.35μm SiGeBiCMOS technology
    Chen, Wen-Shan
    Hsieh, Hsin-Yen
    Lin, Chi-Huang
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 957 - 959
  • [7] A 1GHz direct digital frequency synthesizer based on the quasi-linear interpolation method
    Ashrafi, Ashkan
    Milenkovic, Aleksandar
    Adhami, Reza
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2766 - 2769
  • [8] A 1GHz dual-loop microprocessor PLL with instant frequency shifting
    Bhagwan, R
    Rogers, A
    1997 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - DIGEST OF TECHNICAL PAPERS, 1997, 40 : 336 - 337
  • [9] Design and Improvement of a Frequency Synthesizer Based on PLL plus DDS plus PLL
    Sun Ying
    Yin Mei-liang
    Xie Teng
    PROCEEDINGS OF THE 2017 2ND JOINT INTERNATIONAL INFORMATION TECHNOLOGY, MECHANICAL AND ELECTRONIC ENGINEERING CONFERENCE (JIMEC 2017), 2017, 62 : 546 - 549
  • [10] Design of Frequency Synthesizer Based on DDS plus PLL technology
    Wu, Qingping
    Kai, Shen
    ADVANCES IN MECHATRONICS, AUTOMATION AND APPLIED INFORMATION TECHNOLOGIES, PTS 1 AND 2, 2014, 846-847 : 676 - 679