Programmable PLL-Based Frequency Synthesizer: Modeling and Design Considerations

被引:0
|
作者
Raphael, R. N. S.
Agord, M. P., Jr.
Manera, Leandro T.
Chagas, Cassia M.
Finco, Saulo
机构
关键词
Charge Pump Phase-Locked Loop CP-PLL; Programmable Frequency Divider; Low-Pass Filter LPF design;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work summarizes the set of building and operating features for a third-order Charge Pump Phase-Locked Loop CP-PLL-based Frequency Synthesizer for clock generation. For implementation purpose, a derived architectural solution for N integer frequency division is proposed considering the particular design requirements in the PLL programmability. Additionally, from the set of reference design equations, a derived set of models are proposed for Low Pass Filter LPF design, considering the voltage controlled oscillator VCO input capacitance effects. From the PLL settings at simulation environment, circuit level results indicate a settling time T-S <= 2 mu s, considering the divide ratio N variation (8-16).
引用
收藏
页码:10 / 14
页数:5
相关论文
共 50 条
  • [1] PLL-Based Frequency Synthesizer Analysis and Simulation
    Goh, Pei Ni
    Ahmad, N. S.
    9TH INTERNATIONAL CONFERENCE ON ROBOTIC, VISION, SIGNAL PROCESSING AND POWER APPLICATIONS: EMPOWERING RESEARCH AND INNOVATION, 2017, 398 : 493 - 500
  • [2] Digital PLL-based broadband frequency synthesizer
    Fang, Li-Jun
    Ma, Jun
    Xi Tong Gong Cheng Yu Dian Zi Ji Shu/Systems Engineering and Electronics, 2002, 24 (12):
  • [3] A new CMOS wideband PLL-based frequency synthesizer
    Wang, HY
    Lin, M
    Li, YM
    Chen, HY
    SCS 2003: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS, 2003, : 237 - 240
  • [4] A wide-band PLL-based frequency synthesizer with adaptive dynamics
    Wu, Ping-Heng
    Yang, Ching-Yuan
    Chao, So-Ya
    TENCON 2007 - 2007 IEEE REGION 10 CONFERENCE, VOLS 1-3, 2007, : 981 - 984
  • [5] Design and Analysis of the PLL-based Synthesizer for UAV Detection Radar Applications
    Lee, Hua-Chin
    Tsao, Ya-Lan
    Wang, Chao-Shiun
    RADAR SENSOR TECHNOLOGY XXIII, 2019, 11003
  • [6] A novel low-power high-speed programmable dual modulus divider for PLL-based frequency synthesizer
    Sulaiman, MS
    Khan, N
    2002 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2002, : 77 - 81
  • [7] Improving the acquisition time of a PLL-based, integer-N frequency synthesizer
    Ahmed, SI
    Mason, RD
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 365 - 368
  • [8] PLL frequency synthesizer with an auxiliary programmable divider
    Sumi, Y
    Obote, S
    Kitai, N
    Furuhashi, R
    Matsuda, Y
    Fukui, Y
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 532 - 536
  • [9] A Design of Frequency Synthesizer Based on the PLL Method
    Han Li
    Meng Xiang-hua
    Liu Qian
    Li Shi
    PROCEEDINGS OF 2010 3RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY (ICCSIT 2010), VOL 5, 2010, : 134 - 137
  • [10] Design of a Compact Fractional-N PLL-based Frequency Synthesizer for Dual-band DBS Applications
    Liu, Zhiqiang
    Xu, Jinping
    Liu, Gang
    Pan, Yunlong
    2017 PROGRESS IN ELECTROMAGNETICS RESEARCH SYMPOSIUM - SPRING (PIERS), 2017, : 3812 - 3815