共 50 条
- [21] A multi-band CMOS PLL-based frequency synthesizer for DRM/DRM+/DAB systems Analog Integrated Circuits and Signal Processing, 2014, 80 : 293 - 304
- [22] Design of serial input PLL frequency synthesizer 2000 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: ELECTRONIC COMMUNICATION SYSTEMS, 2000, : 209 - 212
- [23] Design of an integrated CMOS PLL frequency synthesizer 11TH IEEE MEDITERRANEAN ELECTROTECHNICAL CONFERENCE, PROCEEDINGS, 2002, : 220 - 224
- [24] Modeling of the PLL-based bioimpedance measurement system BEC 2004: PROCEEDING OF THE 9TH BIENNIAL BALTIC ELECTRONICS CONFERENCE, 2004, : 183 - 186
- [25] Behavioral Modeling and Simulation of Dual Cascaded PLL Based Frequency Synthesizer JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2009, 4 (04): : 321 - 334
- [27] Design of a PLL based frequency synthesizer for multi-standard transceivers Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 1150 - 1154
- [28] Design of Frequency Synthesizer Based on PLL Architecture at X-band 2024 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY, ICMMT, 2024,
- [30] A 6.1 mW 7.5–10.6 GHz PLL-based frequency synthesizer for IEEE 802.15.4a UWB transceivers Analog Integrated Circuits and Signal Processing, 2016, 88 : 383 - 389