Programmable PLL-Based Frequency Synthesizer: Modeling and Design Considerations

被引:0
|
作者
Raphael, R. N. S.
Agord, M. P., Jr.
Manera, Leandro T.
Chagas, Cassia M.
Finco, Saulo
机构
关键词
Charge Pump Phase-Locked Loop CP-PLL; Programmable Frequency Divider; Low-Pass Filter LPF design;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work summarizes the set of building and operating features for a third-order Charge Pump Phase-Locked Loop CP-PLL-based Frequency Synthesizer for clock generation. For implementation purpose, a derived architectural solution for N integer frequency division is proposed considering the particular design requirements in the PLL programmability. Additionally, from the set of reference design equations, a derived set of models are proposed for Low Pass Filter LPF design, considering the voltage controlled oscillator VCO input capacitance effects. From the PLL settings at simulation environment, circuit level results indicate a settling time T-S <= 2 mu s, considering the divide ratio N variation (8-16).
引用
收藏
页码:10 / 14
页数:5
相关论文
共 50 条
  • [21] A multi-band CMOS PLL-based frequency synthesizer for DRM/DRM+/DAB systems
    Junliang Wang
    Zhigong Wang
    Jian Xu
    Yiqiang Wu
    Mi Tian
    Xuemei Lei
    Li Ma
    Lu Tang
    Analog Integrated Circuits and Signal Processing, 2014, 80 : 293 - 304
  • [22] Design of serial input PLL frequency synthesizer
    Deng, YX
    Yu, GW
    2000 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: ELECTRONIC COMMUNICATION SYSTEMS, 2000, : 209 - 212
  • [23] Design of an integrated CMOS PLL frequency synthesizer
    Sinha, S
    11TH IEEE MEDITERRANEAN ELECTROTECHNICAL CONFERENCE, PROCEEDINGS, 2002, : 220 - 224
  • [24] Modeling of the PLL-based bioimpedance measurement system
    Paavle, T
    Min, M
    BEC 2004: PROCEEDING OF THE 9TH BIENNIAL BALTIC ELECTRONICS CONFERENCE, 2004, : 183 - 186
  • [25] Behavioral Modeling and Simulation of Dual Cascaded PLL Based Frequency Synthesizer
    Telba, Ahmed
    Qasim, Syed Manzoor
    Noras, James M.
    Almashary, Bandar
    El Ela, Mohd. A.
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2009, 4 (04): : 321 - 334
  • [26] A new PLL frequency synthesizer using multi-programmable divider
    Sumi, Y
    Syoubu, K
    Obote, S
    Fukui, Y
    Itoh, Y
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1998, 44 (03) : 827 - 832
  • [27] Design of a PLL based frequency synthesizer for multi-standard transceivers
    Shawkey, HA
    Elsimary, HA
    Salama, AE
    Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 1150 - 1154
  • [28] Design of Frequency Synthesizer Based on PLL Architecture at X-band
    Huang, Dong-Yi
    Zhu, Xiao-Wei
    Yang, Xian-Long
    Qiu, Lu
    Yan, Shi-Hang
    2024 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY, ICMMT, 2024,
  • [29] GHz band frequency hopping PLL-based frequency synthesizers
    XU Yong~(1
    Optoelectronics Letters, 2005, (03) : 25 - 27
  • [30] A 6.1 mW 7.5–10.6 GHz PLL-based frequency synthesizer for IEEE 802.15.4a UWB transceivers
    S. D’Amico
    A. Donno
    M. Conta
    A. Baschirotto
    Analog Integrated Circuits and Signal Processing, 2016, 88 : 383 - 389