Programmable PLL-Based Frequency Synthesizer: Modeling and Design Considerations

被引:0
|
作者
Raphael, R. N. S.
Agord, M. P., Jr.
Manera, Leandro T.
Chagas, Cassia M.
Finco, Saulo
机构
关键词
Charge Pump Phase-Locked Loop CP-PLL; Programmable Frequency Divider; Low-Pass Filter LPF design;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work summarizes the set of building and operating features for a third-order Charge Pump Phase-Locked Loop CP-PLL-based Frequency Synthesizer for clock generation. For implementation purpose, a derived architectural solution for N integer frequency division is proposed considering the particular design requirements in the PLL programmability. Additionally, from the set of reference design equations, a derived set of models are proposed for Low Pass Filter LPF design, considering the voltage controlled oscillator VCO input capacitance effects. From the PLL settings at simulation environment, circuit level results indicate a settling time T-S <= 2 mu s, considering the divide ratio N variation (8-16).
引用
收藏
页码:10 / 14
页数:5
相关论文
共 50 条
  • [41] A 6.1 mW 7.5-10.6 GHz PLL-based frequency synthesizer for IEEE 802.15.4a UWB transceivers
    D'Amico, S.
    Donno, A.
    Conta, M.
    Baschirotto, A.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 88 (03) : 383 - 389
  • [42] Design and Modeling of PLL based 1GHz Frequency Synthesizer using 0.35μm SiGeBiCMOS Process
    Channayya, C. H.
    Prashanth, C. R.
    Ramachandra, A. C.
    INTERNATIONAL CONFERENCE ON ADVANCES IN INFORMATION COMMUNICATION TECHNOLOGY & COMPUTING, 2016, 2016,
  • [43] Novel PLL-based frequency synthesiser without using the frequency divider
    Sarkar, BC
    Hati, A
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2001, 148 (05): : 255 - 260
  • [44] Analysis and Design of Coupled PLL-Based CMOS VCOs
    Iesurum, Agata
    Manente, Davide
    Padovan, Fabio
    Bassi, Matteo
    Bevilacqua, Andrea
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024, 59 (01) : 294 - 306
  • [45] Modeling and Analysis of a PLL-Based Resonant Frequency Tracking System Using a Resonant Cavity Sensor
    de Lima Avila, Heron Eduardo
    de Andrade, Gustavo Artur
    de Sousa, Fernando Rangel
    Pagano, Daniel J.
    IEEE SENSORS JOURNAL, 2019, 19 (17) : 7447 - 7459
  • [46] PLL-based frequency discriminator using the loop filter as an estimator
    Izadi, MH
    Leung, B
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2002, 49 (11) : 721 - 727
  • [47] A Ku-band Frequency Synthesizer Based on PLL
    Shen, Yafei
    Wang, Zhenhao
    Du, Xiangyu
    Mo, ZhiMing
    Hua, Yi
    2020 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY (ICMMT 2020 ONLINE), 2020,
  • [48] Design and implementation of an L-band PLL frequency synthesizer
    Sun, JS
    Tiong, KK
    Liu, JH
    MICROWAVE JOURNAL, 1999, 42 (04) : 90 - +
  • [49] Design and Simulation of PLL Frequency Synthesizer for LTE Mobile Communications
    Zakia, Berber
    Samir, Kameche
    PROCEEDINGS OF 2016 5TH INTERNATIONAL CONFERENCE ON MULTIMEDIA COMPUTING AND SYSTEMS (ICMCS), 2016, : 745 - 748
  • [50] Comprehensive design of a high frequency PLL synthesizer for ZigBee application
    Timar, Andras
    Vamos, Abel
    Bognar, Gyorgy
    PROCEEDINGS OF THE 2006 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2006, : 39 - +