Programmable PLL-Based Frequency Synthesizer: Modeling and Design Considerations

被引:0
|
作者
Raphael, R. N. S.
Agord, M. P., Jr.
Manera, Leandro T.
Chagas, Cassia M.
Finco, Saulo
机构
关键词
Charge Pump Phase-Locked Loop CP-PLL; Programmable Frequency Divider; Low-Pass Filter LPF design;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work summarizes the set of building and operating features for a third-order Charge Pump Phase-Locked Loop CP-PLL-based Frequency Synthesizer for clock generation. For implementation purpose, a derived architectural solution for N integer frequency division is proposed considering the particular design requirements in the PLL programmability. Additionally, from the set of reference design equations, a derived set of models are proposed for Low Pass Filter LPF design, considering the voltage controlled oscillator VCO input capacitance effects. From the PLL settings at simulation environment, circuit level results indicate a settling time T-S <= 2 mu s, considering the divide ratio N variation (8-16).
引用
收藏
页码:10 / 14
页数:5
相关论文
共 50 条
  • [31] GHz band frequency hopping PLL-based frequency synthesizers
    Xu Yong
    Wang Zhi-gong
    Guan Yu
    Xu Zhi-jun
    Qiao Lu-feng
    OPTOELECTRONICS LETTERS, 2005, 1 (03) : 179 - 181
  • [32] GHz band frequency hopping PLL-based frequency synthesizers
    Yong Xu
    Zhi-gong Wang
    Yu Guan
    Zhi-jun Xu
    Lu-feng Qiao
    Optoelectronics Letters, 2005, 1 (3) : 179 - 181
  • [33] DESIGN OF PLL-BASED CLOCK GENERATION CIRCUITS
    JEONG, DK
    BORRIELLO, G
    HODGES, DA
    KATZ, RH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (02) : 255 - 261
  • [34] A bipolar semi-custom PLL-based synthesizer for GSM and DCS systems
    Hakkinen, J
    Rahkonen, T
    Kostamovaara, J
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : C413 - C416
  • [35] High speed frequency synthesizer based on PLL
    Efstathiou, KA
    Papadopoulos, G
    Kalivas, GA
    ICECS 96 - PROCEEDINGS OF THE THIRD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS, VOLS 1 AND 2, 1996, : 627 - 630
  • [36] PLL-based fractional-N frequency synthesizers
    Zarkeshvari, F
    Noel, P
    Kwasniewski, T
    FIFTH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2005, : 85 - 91
  • [37] Modeling and Simulation of High Speed PLL Based Frequency Synthesizer Used in RFID
    Telba, Ahmed
    Jamil, Khalid
    WORLD CONGRESS ON ENGINEERING, WCE 2015, VOL I, 2015, : 349 - 353
  • [38] A fractional-N PLL frequency synthesizer design
    Kim, S
    Kim, Y
    Proceedings of the IEEE SoutheastCon 2004: EXCELLENCE IN ENGINEERING, SCIENCE, AND TECHNOLOGY, 2005, : 84 - 87
  • [39] Design of an L-Band PLL Frequency Synthesizer
    Li Zhigang
    Ren Pengfei
    PROCEEDINGS 2013 INTERNATIONAL CONFERENCE ON MECHATRONIC SCIENCES, ELECTRIC ENGINEERING AND COMPUTER (MEC), 2013, : 3244 - 3247
  • [40] Robust PLL-Based Grid Synchronization and Frequency Monitoring
    Iov, Florin
    Zhao, Weihao
    Kerekes, Tamas
    ENERGIES, 2023, 16 (19)