PLL frequency synthesizer with an auxiliary programmable divider

被引:0
|
作者
Sumi, Y [1 ]
Obote, S [1 ]
Kitai, N [1 ]
Furuhashi, R [1 ]
Matsuda, Y [1 ]
Fukui, Y [1 ]
机构
[1] Tottori SANYO Elect Co LTD, Tottori, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The lock-up time of a PLL frequency synthesizer depends on each loop gain. In this paper, we pay attention to the gain of a programmable divider which is one of the important elements of PLL, and propose a new method for improving the gain of programmable divider. In order to achieve the increase in the gain of the programmable divider, we already proposed a new PLL frequency synthesizer with multi-programmable divider by which the gain is increased even when the same reference frequency and the same division ratio as usual are used. In this paper we propose a simple PLL frequency synthesizer with an auxiliary programmable divider which is suitable for LSI implementation. It will be shown by the theoretical considerations and experimental results that a higher speed lock-up time can be achieved.
引用
收藏
页码:532 / 536
页数:3
相关论文
共 50 条
  • [1] PLL frequency synthesizer with multi-programmable divider
    Sumi, Y
    Syoubu, K
    Obote, S
    Fukui, Y
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : C425 - C428
  • [2] Prescaler PLL frequency synthesizer with multi-programmable divider
    Sumi, Y
    Obote, S
    Kitai, N
    Ishii, H
    Furuhashi, R
    Fukui, Y
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2000, E83A (03) : 421 - 426
  • [3] A new PLL frequency synthesizer using multi-programmable divider
    Sumi, Y
    Syoubu, K
    Obote, S
    Fukui, Y
    Itoh, Y
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1998, 44 (03) : 827 - 832
  • [4] PLL as the Frequency Synthesizer with Continuous Phase Divider
    Raicevic, A. M.
    Popovic, B. M.
    ELEKTRONIKA IR ELEKTROTECHNIKA, 2009, (05) : 47 - 50
  • [5] A 4.1 GHz-9.2 GHz Programmable Frequency Divider for Ka Band PLL Frequency Synthesizer
    Zhao, Yunrui
    Chen, Zhiming
    Liu, Zicheng
    Li, Xiaoran
    Wang, Xinghua
    ELECTRONICS, 2020, 9 (11) : 1 - 12
  • [6] A Novel (N + 1/2) Pulse Swallow Programmable Divider for the Prescaler PLL Frequency Synthesizer
    Shigeki Obote
    Kouichi Syoubu
    Yutaka Fukui
    Yasuaki Sumi
    Analog Integrated Circuits and Signal Processing, 1999, 21 : 117 - 126
  • [7] CMOS Programmable Divider for Zigbee Frequency Synthesizer
    Ismail, Nesreen M. H.
    Othman, Masuri
    2009 3RD INTERNATIONAL CONFERENCE ON SIGNALS, CIRCUITS AND SYSTEMS (SCS 2009), 2009, : 420 - 422
  • [8] A novel (N+1/2) pulse swallow programmable divider for the prescaler PLL frequency synthesizer
    Obote, S
    Syoubu, K
    Fukui, Y
    Sumi, Y
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1999, 21 (02) : 117 - 126
  • [9] PLL synthesizer with multi-programmable divider and multi-phase detector
    Sumi, Y
    Obote, S
    Kitai, N
    Ishii, H
    Furuhashi, R
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1999, 45 (03) : 950 - 955
  • [10] FAST FREQUENCY-SYNTHESIZER BASED ON PLL AND A CONTINUOUS PHASE DIVIDER
    WULICH, D
    BAR, M
    KOST, O
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1991, 70 (05) : 891 - 899