PLL frequency synthesizer with an auxiliary programmable divider

被引:0
|
作者
Sumi, Y [1 ]
Obote, S [1 ]
Kitai, N [1 ]
Furuhashi, R [1 ]
Matsuda, Y [1 ]
Fukui, Y [1 ]
机构
[1] Tottori SANYO Elect Co LTD, Tottori, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The lock-up time of a PLL frequency synthesizer depends on each loop gain. In this paper, we pay attention to the gain of a programmable divider which is one of the important elements of PLL, and propose a new method for improving the gain of programmable divider. In order to achieve the increase in the gain of the programmable divider, we already proposed a new PLL frequency synthesizer with multi-programmable divider by which the gain is increased even when the same reference frequency and the same division ratio as usual are used. In this paper we propose a simple PLL frequency synthesizer with an auxiliary programmable divider which is suitable for LSI implementation. It will be shown by the theoretical considerations and experimental results that a higher speed lock-up time can be achieved.
引用
收藏
页码:532 / 536
页数:3
相关论文
共 50 条
  • [21] A Low Power Programmable Frequency Divider Intended for Frequency Synthesizer Designed in Accordance with IEEE 802.15.4a Standard
    Martynenko, Denys
    Fischer, Gunter
    Klymenko, Oleksiy
    2012 IEEE INTERNATIONAL CONFERENCE ON CIRCUITS AND SYSTEMS (ICCAS), 2012, : 21 - 26
  • [22] PROGRAMMABLE FREQUENCY DIVIDER.
    Rzhavina, R.M.
    Semanov, B.A.
    1984, (27):
  • [23] PROGRAMMABLE FREQUENCY-DIVIDER
    TESLENKO, LV
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1983, 26 (02) : 395 - 397
  • [24] PROGRAMMABLE FREQUENCY-DIVIDER
    RZHAVINA, RM
    SEMANOV, BA
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1984, 27 (05) : 1185 - 1186
  • [25] FREQUENCY-DIVIDER IS PROGRAMMABLE
    BLACKWELL, SR
    ELECTRONIC DESIGN, 1991, 39 (05) : 86 - &
  • [26] PROGRAMMABLE FREQUENCY DIVIDER.
    Teslenko, L.V.
    Instruments and experimental techniques New York, 1983, 26 (2 pt 2): : 395 - 397
  • [27] Wide Band PLL Frequency Synthesizer: A Survey
    Pawar, Shobha N.
    Mane, Pradeep B.
    2017 IEEE INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATION AND CONTROL (ICAC3), 2017,
  • [28] A Design of Frequency Synthesizer Based on the PLL Method
    Han Li
    Meng Xiang-hua
    Liu Qian
    Li Shi
    PROCEEDINGS OF 2010 3RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY (ICCSIT 2010), VOL 5, 2010, : 134 - 137
  • [29] High speed frequency synthesizer based on PLL
    Efstathiou, KA
    Papadopoulos, G
    Kalivas, GA
    ICECS 96 - PROCEEDINGS OF THE THIRD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS, VOLS 1 AND 2, 1996, : 627 - 630
  • [30] Design of serial input PLL frequency synthesizer
    Deng, YX
    Yu, GW
    2000 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: ELECTRONIC COMMUNICATION SYSTEMS, 2000, : 209 - 212