PLL frequency synthesizer with an auxiliary programmable divider

被引:0
|
作者
Sumi, Y [1 ]
Obote, S [1 ]
Kitai, N [1 ]
Furuhashi, R [1 ]
Matsuda, Y [1 ]
Fukui, Y [1 ]
机构
[1] Tottori SANYO Elect Co LTD, Tottori, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The lock-up time of a PLL frequency synthesizer depends on each loop gain. In this paper, we pay attention to the gain of a programmable divider which is one of the important elements of PLL, and propose a new method for improving the gain of programmable divider. In order to achieve the increase in the gain of the programmable divider, we already proposed a new PLL frequency synthesizer with multi-programmable divider by which the gain is increased even when the same reference frequency and the same division ratio as usual are used. In this paper we propose a simple PLL frequency synthesizer with an auxiliary programmable divider which is suitable for LSI implementation. It will be shown by the theoretical considerations and experimental results that a higher speed lock-up time can be achieved.
引用
收藏
页码:532 / 536
页数:3
相关论文
共 50 条
  • [41] A 0.6V Programmable Frequency Divider and Digitally Controlled Oscillator for use in a Digital PLL in the Subthreshold Region
    Robles, Roberto Andrino
    Harada, Tomochika
    2020 27TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2020,
  • [42] Design and Improvement of a Frequency Synthesizer Based on PLL plus DDS plus PLL
    Sun Ying
    Yin Mei-liang
    Xie Teng
    PROCEEDINGS OF THE 2017 2ND JOINT INTERNATIONAL INFORMATION TECHNOLOGY, MECHANICAL AND ELECTRONIC ENGINEERING CONFERENCE (JIMEC 2017), 2017, 62 : 546 - 549
  • [43] A Ku-band Frequency Synthesizer Based on PLL
    Shen, Yafei
    Wang, Zhenhao
    Du, Xiangyu
    Mo, ZhiMing
    Hua, Yi
    2020 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY (ICMMT 2020 ONLINE), 2020,
  • [44] A Switchable PLL Frequency Synthesizer and Hot Carrier Effects
    Liu, Y.
    Srivastava, A.
    Xu, Y.
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 481 - 486
  • [45] PLL-Based Frequency Synthesizer Analysis and Simulation
    Goh, Pei Ni
    Ahmad, N. S.
    9TH INTERNATIONAL CONFERENCE ON ROBOTIC, VISION, SIGNAL PROCESSING AND POWER APPLICATIONS: EMPOWERING RESEARCH AND INNOVATION, 2017, 398 : 493 - 500
  • [46] A fractional-N PLL frequency synthesizer design
    Kim, S
    Kim, Y
    Proceedings of the IEEE SoutheastCon 2004: EXCELLENCE IN ENGINEERING, SCIENCE, AND TECHNOLOGY, 2005, : 84 - 87
  • [47] Two-PLL forward Diophantine Frequency Synthesizer
    Sotiriadis, Paul P.
    Silva, Andradige
    2008 IEEE RADIO AND WIRELESS SYMPOSIUM, VOLS 1 AND 2, 2008, : 435 - 438
  • [48] Digital PLL-based broadband frequency synthesizer
    Fang, Li-Jun
    Ma, Jun
    Xi Tong Gong Cheng Yu Dian Zi Ji Shu/Systems Engineering and Electronics, 2002, 24 (12):
  • [49] A new fractional-N PLL frequency synthesizer
    Sumi, Y
    Obote, S
    Fukui, Y
    Tsuda, K
    Syoubu, K
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 1997, 7 (05) : 395 - 405
  • [50] PLL frequency synthesizer with multi-phase detector
    Sumi, Y
    Syoubu, K
    Obote, S
    Fukui, Y
    Itoh, Y
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1999, E82A (03) : 431 - 435