Noise-aware power optimization for on-chip interconnect

被引:3
|
作者
Kim, KW [1 ]
Jung, SO [1 ]
Narayanan, U [1 ]
Liu, CL [1 ]
Kang, SM [1 ]
机构
[1] Univ Illinois, Coordinated Sci Lab, Urbana, IL 61801 USA
关键词
D O I
10.1109/LPE.2000.876766
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Realization of high-performance domino logic depends strongly on energy-efficient and noise-tolerant interconnect design in ultra deep sub-micron processes. We characterize the cycle-averaged power model for interconnects accounting for switching statistics and dynamic behaviors. For the sake of signal integrity, cross-coupling effects are also characterized which reflect logical correlation between adjacent wiles, Based on the new models for interconnect power and capacitive crosstalk, we optimize the coupling power consumed by interconnects with crosstalk constraints. Experimental results show that optimized designs save the power consumption significantly.
引用
收藏
页码:108 / 113
页数:6
相关论文
共 50 条
  • [41] A noise-aware feature selection approach for classification
    Sabzekar, Mostafa
    Aydin, Zafer
    [J]. SOFT COMPUTING, 2021, 25 (08) : 6391 - 6400
  • [42] Twisted differential on-chip interconnect architecture for inductive/capacitive crosstalk noise cancellation
    Hatirnaz, I
    Leblebici, Y
    [J]. INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2003, : 93 - 96
  • [43] Hybrid interconnect network for on-chip low-power clock distribution
    Ding, Q.
    Mak, T.
    [J]. ELECTRONICS LETTERS, 2019, 55 (05) : 244 - 245
  • [44] An alternative architecture for on-chip global interconnect: Segmented bus power modeling
    Zhang, Y
    Ye, W
    Irwin, MJ
    [J]. CONFERENCE RECORD OF THE THIRTY-SECOND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1998, : 1062 - 1065
  • [45] On-chip cross talk noise model for deep-submicrometer ULSI interconnect
    Nakagawa, SO
    Sylvester, DM
    McBride, JG
    Oh, SY
    [J]. HEWLETT-PACKARD JOURNAL, 1998, 49 (03): : 39 - 45
  • [46] Spatio-temporal coding to improve speed and noise tolerance of on-chip interconnect
    Pillement, Sebastien
    Sentieys, Olivier
    Philippe, Jean-Marc
    [J]. MICROELECTRONICS JOURNAL, 2010, 41 (08) : 480 - 486
  • [47] On-chip decoupling capacitor optimization for noise and leakage reduction
    Chen, HH
    Neely, JS
    Wang, MF
    Co, G
    [J]. 16TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, SBCCI 2003, PROCEEDINGS, 2003, : 251 - 255
  • [48] Extraction and applications of on-chip interconnect inductance
    Wong, SS
    Kim, SY
    Yue, CP
    Chang, R
    O'Mahony, F
    [J]. 2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 142 - 146
  • [49] Methodology for adapting on-chip interconnect architectures
    Suboh, Suboh
    Narayana, Vikram
    Bakhouya, Mohamed
    Gaber, Jaafar
    El-Ghazawi, Tarek
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2014, 8 (03): : 109 - 117
  • [50] Noise-Aware Framework for Robust Visual Tracking
    Li, Shengjie
    Zhao, Shuai
    Cheng, Bo
    Chen, Junliang
    [J]. IEEE TRANSACTIONS ON CYBERNETICS, 2022, 52 (02) : 1179 - 1192