On-chip decoupling capacitor optimization for noise and leakage reduction

被引:17
|
作者
Chen, HH [1 ]
Neely, JS [1 ]
Wang, MF [1 ]
Co, G [1 ]
机构
[1] IBM Corp, Yorktown Hts, NY 10598 USA
关键词
D O I
10.1109/SBCCI.2003.1232837
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The on-chip decoupling capacitors are widely used in today's high-performance microprocessor design to mitigate the power supply noise problem. The continued reduction of oxide thickness in advanced nanotechnology, however, also significantly increases the tunneling current and leakage power of thin-oxide capacitors. This paper describes the modeling and simulation of a complete chip and package power supply distribution network, and the optimization of the placement of thinoxide and thick-oxide capacitors to reduce the tunneling current, leakage power, and burn-in cost, while limiting the power supply noise within noise margin.
引用
收藏
页码:251 / 255
页数:5
相关论文
共 50 条
  • [1] On-Chip Decoupling Capacitor Optimization Technique
    Sh, Melikyan Vazgen
    Karo, Safaryan H.
    Avetisyan, Aram, V
    Hakhverdyan, Tigran A.
    [J]. 2017 IEEE 37TH INTERNATIONAL CONFERENCE ON ELECTRONICS AND NANOTECHNOLOGY (ELNANO), 2017, : 116 - 118
  • [2] Decoupling capacitor planning and sizing for noise and leakage reduction
    Wong, Eric
    Minz, Jacob
    Lim, Sung Kyu
    [J]. IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 563 - +
  • [3] Effects of on-chip decoupling capacitor on switching noise and radiated emission
    Sudo, T
    Nakano, K
    Kudo, J
    Haga, S
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2003, 42 (10): : 6380 - 6383
  • [4] A model for on-chip decoupling capacitor effectiveness including gate leakage effects
    Rius, J
    Meijer, M
    [J]. ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2004, : 299 - 302
  • [5] Effects of On-Chip Decoupling Capacitor on Switching Noise and Radiated Emission
    Sudo, Toshio
    Nakano, Ken
    Kudo, Junichi
    Haga, Satoru
    [J]. Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2003, 42 (10): : 6380 - 6383
  • [6] Decoupling-capacitor planning and sizing for noise and leakage reduction
    Wong, Eric
    Minz, Jacob Rajkumar
    Lim, Sung Kyu
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (11) : 2023 - 2034
  • [7] On-chip decoupling capacitor optimization using architectural level prediction
    Pant, MD
    Pant, P
    Wills, DS
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (03) : 319 - 326
  • [8] On-chip decoupling capacitor optimization using architectural level prediction
    Pant, MD
    Pant, P
    Wills, DS
    [J]. PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 772 - 775
  • [9] Decoupling Capacitance Boosting for On-Chip Resonant Supply Noise Reduction
    Kim, Jinmyoung
    Nakura, Toru
    Takata, Hidehiro
    Ishibashi, Koichiro
    Ikeda, Makoto
    Asada, Kunihiro
    [J]. 2011 IEEE 14TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2011, : 111 - 114
  • [10] On-chip decoupling capacitor optimization using architectural level current signature prediction
    Pant, MD
    Pant, P
    Wills, DS
    [J]. 13TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2000, : 288 - 292