On-chip decoupling capacitor optimization for noise and leakage reduction

被引:17
|
作者
Chen, HH [1 ]
Neely, JS [1 ]
Wang, MF [1 ]
Co, G [1 ]
机构
[1] IBM Corp, Yorktown Hts, NY 10598 USA
关键词
D O I
10.1109/SBCCI.2003.1232837
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The on-chip decoupling capacitors are widely used in today's high-performance microprocessor design to mitigate the power supply noise problem. The continued reduction of oxide thickness in advanced nanotechnology, however, also significantly increases the tunneling current and leakage power of thin-oxide capacitors. This paper describes the modeling and simulation of a complete chip and package power supply distribution network, and the optimization of the placement of thinoxide and thick-oxide capacitors to reduce the tunneling current, leakage power, and burn-in cost, while limiting the power supply noise within noise margin.
引用
收藏
页码:251 / 255
页数:5
相关论文
共 50 条
  • [31] Modeling the Effect of NMOS Gate Capacitance in an On-Chip Decoupling Capacitor PAA Countermeasure
    Mayhew, Matthew
    Muresan, Radu
    [J]. 2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 121 - 124
  • [32] Digital-noise reduction with on-chip inductors
    M. -O. Dima
    K. -H. Becks
    [J]. Instruments and Experimental Techniques, 2006, 49 : 361 - 370
  • [33] Application of on-chip MIM decoupling capacitor for 90nm SOI microprocessor
    Roberts, D
    Johnstone, W
    Sanchez, H
    Mandhana, O
    Spilo, D
    Hayden, J
    Travis, E
    Melnick, B
    Celik, M
    Min, BW
    Edgerton, J
    Raymond, M
    Luckowski, E
    Happ, C
    Martinez, A
    Wilson, B
    Leung, P
    Garnett, T
    Goedeke, D
    Remmel, T
    Ramakrishna, K
    White, BE
    [J]. IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST, 2005, : 77 - 80
  • [34] Digital-noise reduction with on-chip inductors
    Dima, M. -O.
    Becks, K. -H.
    [J]. INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 2006, 49 (03) : 361 - 370
  • [35] Gated decap: Gate leakage control of on-chip decoupling capacitors in scaled technologies
    Chen, YR
    Li, H
    Roy, K
    Koh, CK
    [J]. CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 775 - 778
  • [36] Gated Decap: Gate Leakage Control of On-Chip Decoupling Capacitors in Scaled Technologies
    Chen, Yiran
    Li, Hai
    Roy, Kaushik
    Koh, Cheng-Kok
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (12) : 1749 - 1752
  • [37] Power Supply Noise Evaluation with On-chip Noise Monitoring for Various Decoupling Schemes of SiP
    Okumura, Takafumi
    Oizono, Yoshiaki
    Nabeshima, Yoshitaka
    Sudo, Toshio
    [J]. 2010 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGE & SYSTEMS SYMPOSIUM, 2010,
  • [38] Efficient on-chip decoupling capacitor design on an 8-bit microcontroller to reduce simultaneous switching noise and electromagnetic radiated emission
    Kim, J
    Kim, H
    Kim, J
    [J]. IEICE TRANSACTIONS ON COMMUNICATIONS, 2003, E86B (06) : 2077 - 2080
  • [39] Exploiting On-Chip Voltage Regulators for Leakage Reduction in Hardware Masking
    Seckiner, Soner
    Kose, Selcuk
    [J]. SENSORS, 2022, 22 (18)
  • [40] Nanoscale On-Chip Decoupling Capacitors
    Popovich, Mikhail
    Friedman, Eby G.
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 51 - +