Hybrid interconnect network for on-chip low-power clock distribution

被引:4
|
作者
Ding, Q. [1 ]
Mak, T. [1 ]
机构
[1] Univ Southampton, Sch Elect & Comp Sci, Southampton, Hants, England
关键词
MODEL;
D O I
10.1049/el.2018.6570
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Clock is regarded as the heartbeat of modern synchronous digital integrated circuits. However, with the CMOS technology shrinking, it becomes critical to deliver high-quality global clock signal with low propagation delay and hence conventional metallic interconnect seems to meet its bottleneck, as a clock distribution network (CDN) might consume up to 50% of the overall power. To address these problems, this Letter proposes a novel combination of wireless and conventional metallic interconnect to improve the performance of on-chip clock distribution. By incorporating integrated wireless clock transceivers and efficient modulation technique, overall performance has been increased significantly with a total delay reduction of 66.8% compared with a new cornerstone tapered H-tree model from 400 to 130 ps. In addition, clock uncertainties are now predictable according to the displacement of transceivers,,33 ps of clock skew at 2.5 GHz input with highly unbalanced loads could be found within the proposed CDN, and hence, indicates a promising potential of future high-performance on-chip clock distribution.
引用
收藏
页码:244 / 245
页数:3
相关论文
共 50 条
  • [1] A Low-Latency and Low-Power Hybrid Scheme for On-Chip Networks
    Jiang, Guoyue
    Li, Zhaolin
    Wang, Fang
    Wei, Shaojun
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (04) : 664 - 677
  • [2] A High-Performance Low-Power Nanophotonic On-Chip Network
    Li, Zheng
    Wu, Jie
    Shang, Li
    Mickelson, Alan
    Vachharajani, Manish
    Filipovic, Dejan
    Park, Wounjhang
    Sun, Yihe
    [J]. ISLPED 09, 2009, : 291 - 294
  • [3] Low-Power Reconfigurable Network Architecture for On-Chip Photonic Interconnects
    Artundo, I.
    Heirman, W.
    Debaes, C.
    Loperena, M.
    Van Campenhout, J.
    Thienpont, H.
    [J]. 2009 17TH IEEE SYMPOSIUM ON HIGH-PERFORMANCE INTERCONNECTS (HOTI 2009), 2009, : 163 - +
  • [4] An adaptive low-power control scheme for on-chip network applications
    Hsu, Chun-Lung
    Cheng, Chang-Hsin
    Huang, Yu-Sheng
    Chen, Chih-Jung
    [J]. 2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 113 - +
  • [5] Iris: A Hybrid Nanophotonic Network Design for High-Performance and Low-Power on-Chip Communication
    Li, Zheng
    Mohamed, Moustafa
    Chen, Xi
    Zhou, Hongyu
    Mickelson, Alan
    Shang, Li
    Vachharajani, Manish
    [J]. ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2011, 7 (02)
  • [6] Variation-Tolerant and Low-Power Source-Synchronous Multicycle On-Chip Interconnect Scheme
    Ghoneima, Maged
    Ismail, Yehea
    Khellah, Muhammad
    De, Vivek
    [J]. VLSI DESIGN, 2007,
  • [7] Low-power Integration of On-chip Nanophotonic Interconnect for High Performance Opto-electrical IC
    Ding, Duo
    Pan, David Z.
    [J]. OPTOELECTRONIC INTERCONNECTS XII, 2012, 8267
  • [8] Self-timed regenerators for high-speed and low-power on-chip global interconnect
    Singh, Prashant
    Seo, Jae-Sun
    Blaauw, David
    Sylvester, Dennis
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (06) : 673 - 677
  • [9] High-Speed Low-Power Global On-Chip Interconnect Based on Delayed Symbol Transmission
    Park, Kwang-Il
    Koo, Ja-Hyuck
    Shin, Won-Hwa
    Jun, Young-Hyun
    Kong, Bai-Sun
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2012, 12 (02) : 168 - 174
  • [10] Towards Low-Power On-chip Auditory Processing
    Sourabh Ravindran
    Paul Smith
    David Graham
    Varinthira Duangudom
    David V. Anderson
    Paul Hasler
    [J]. EURASIP Journal on Advances in Signal Processing, 2005