Spatio-temporal coding to improve speed and noise tolerance of on-chip interconnect

被引:0
|
作者
Pillement, Sebastien [1 ]
Sentieys, Olivier [1 ]
Philippe, Jean-Marc [2 ]
机构
[1] Univ Rennes 1, INRIA, IRISA, F-22300 Lannion, France
[2] CEA, LIST, Embedded Comp Lab, F-91191 Gif Sur Yvette, France
关键词
Deep-submicron interconnects; Crosstalk; Crosstalk and noise avoidance coding; Low-power design;
D O I
10.1016/j.mejo.2009.11.001
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper introduces a new coding scheme that simultaneously tackles different design issues of interconnections such as noise, crosstalk and power consumption. The scheme is based on temporal skewing between data words on even and odd lines of an interconnection link, and its hardware implementation is simple and area-efficient. The proposed scheme permits to double the bandwidth of the interconnect while improving its noise tolerance. This is achieved through the simultaneous use of two error detecting techniques: temporal redundancy and parity. Improved noise tolerance property provided by our design enables to decrease the power supply voltage and hence to reduce power consumption of the interconnect. (C) 2009 Elsevier Ltd. All rights reserved.
引用
收藏
页码:480 / 486
页数:7
相关论文
共 50 条
  • [1] A new approach of coding to improve speed and noise tolerance of on-chip busses
    Pillement, Sebastien
    Sentieys, Olivier
    Philippe, Jean-Marc
    [J]. 2008 INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE, 2008, : 305 - +
  • [2] Transition Skew Coding for global on-chip interconnect
    Akl, Charbel J.
    Bayoumi, Magdy A.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (08) : 1091 - 1096
  • [3] Spatio-temporal coding for wireless communications
    Raleigh, GG
    Cioffi, JM
    [J]. IEEE GLOBECOM 1996 - CONFERENCE RECORD, VOLS 1-3: COMMUNICATIONS: THE KEY TO GLOBAL PROSPERITY, 1996, : 1809 - 1814
  • [4] Spatio-temporal coding for wireless communication
    Raleigh, GG
    Cioffi, JM
    [J]. IEEE TRANSACTIONS ON COMMUNICATIONS, 1998, 46 (03) : 357 - 366
  • [5] Spatio-Temporal Bias-Tunable Readout Circuit for On-Chip Intelligent Image Processing
    Cugler Fiorante, Glauco Rogerio
    Ghasemi, Javad
    Zarkesh-Ha, Payman
    Krishna, Sanjay
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (11) : 1825 - 1832
  • [6] Noise-aware power optimization for on-chip interconnect
    Kim, KW
    Jung, SO
    Narayanan, U
    Liu, CL
    Kang, SM
    [J]. ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, : 108 - 113
  • [7] Optimal interconnect termination for on-chip high speed signaling
    Hussein, Ezz El-Din O.
    Ismail, Yehea I.
    [J]. 2011 INTERNATIONAL CONFERENCE ON ENERGY AWARE COMPUTING, 2011,
  • [8] Near speed-of-light on-chip electrical interconnect
    Chang, RT
    Yue, CP
    Wong, SS
    [J]. 2002 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2002, : 18 - 21
  • [9] Spatio-temporal approach for noise estimation
    Zlokolica, V.
    Pizurica, A.
    Vansteenkiste, E.
    Philips, W.
    [J]. 2006 IEEE International Conference on Acoustics, Speech and Signal Processing, Vols 1-13, 2006, : 1393 - 1396
  • [10] Spatio-Temporal Modelling of Noise Pollution
    Napi, Nur Nazmi Liyana Mohd
    Zainal, Mohd Hafizul
    Abdullah, Samsuri
    Dom, Nazri Che
    Abu Mansor, Amalina
    Ahmed, Ali Najah
    Ismail, Marzuki
    [J]. INTERNATIONAL JOURNAL OF INTEGRATED ENGINEERING, 2021, 13 (03): : 125 - 131