Test Generation for Designs with On-Chip Clock Generators

被引:4
|
作者
Lin, Xijiang [1 ]
Kassab, Mark [1 ]
机构
[1] Mentor Graph Corp, Wilsonville, OR 97068 USA
关键词
ATPG; clock control; on-chip clock generator;
D O I
10.1109/ATS.2009.46
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High performance designs often use the on-chip device PLLS for accurate test clock generation during testing The on-chip clock generator is designed in a programmable way to facilitate the test generation process and it in turn creates additional constraints for the automatic test pattern generation (ATPG) tool. This efficient and effective paper describes method to take the hardware restrictions originated from the on-chip clock generators into account in order to avoid generating clock sequences that cannot be produced by hardware. Experimental results on industrial designs show test pattern reduction and/or ATPG run tune reduction when compared with the test generation method that enumerates valid clock sequences explicitly and restricts the test generation within enumerated test sequences
引用
收藏
页码:411 / 417
页数:7
相关论文
共 50 条
  • [41] Behavioral-level test vector generation for system-on-chip designs
    Lajolo, M
    Rebaudengo, M
    Reorda, MS
    Violante, M
    Lavagno, L
    IEEE INTERNATIONAL HIGH-LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2000, : 21 - 26
  • [42] Accurate On-Chip Linearity Monitoring With Low-Quality Test Signal Generation
    Wagner, Matthias
    Lang, Oliver
    Dorrer, Simon
    Ghafi, Esmaeil K.
    Schwarz, Andreas
    Huemer, Mario
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [43] On-chip clock technology for ultrafast digital superconducting electronics
    Gupta, D
    Zhang, YM
    APPLIED PHYSICS LETTERS, 2000, 76 (25) : 3819 - 3821
  • [44] On-chip Reference-less Clock Jitter Measurement
    Bal, Ankur
    Singh, Rupesh
    2018 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS 2018), 2018,
  • [45] On-chip LJJ clock source generates 50 GHz
    不详
    MICROWAVES & RF, 2004, 43 (08) : 74 - 74
  • [46] Accumulator-based Test-per-clock Scheme for Low-power On-chip Application of Test patterns
    Voyiatzis, Ioannis
    2014 19TH IEEE EUROPEAN TEST SYMPOSIUM (ETS 2014), 2014,
  • [47] On-chip clock oscillator for high precision RSFQ applications
    Kaplunenko, V
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2003, 13 (02) : 575 - 578
  • [48] Clock power issues in system-on-a-chip designs
    Chen, RY
    Vijaykrishnan, N
    Irwin, MJ
    IEEE COMPUTER SOCIETY WORKSHOP ON VLSI '99, PROCEEDINGS, 1999, : 48 - 53
  • [49] Automatic system for VLSI on-chip clock synthesizers characterization
    Fefer, Y
    Sofer, S
    ICECS 2004: 11th IEEE International Conference on Electronics, Circuits and Systems, 2004, : 587 - 590
  • [50] An 8 GHz First-Order Frequency Synthesizer for Low-Power On-Chip Clock Generation
    Saeedi, Saman
    Emami-Neyestanak, Azita
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (08) : 1848 - 1860