Test Generation for Designs with On-Chip Clock Generators

被引:4
|
作者
Lin, Xijiang [1 ]
Kassab, Mark [1 ]
机构
[1] Mentor Graph Corp, Wilsonville, OR 97068 USA
关键词
ATPG; clock control; on-chip clock generator;
D O I
10.1109/ATS.2009.46
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High performance designs often use the on-chip device PLLS for accurate test clock generation during testing The on-chip clock generator is designed in a programmable way to facilitate the test generation process and it in turn creates additional constraints for the automatic test pattern generation (ATPG) tool. This efficient and effective paper describes method to take the hardware restrictions originated from the on-chip clock generators into account in order to avoid generating clock sequences that cannot be produced by hardware. Experimental results on industrial designs show test pattern reduction and/or ATPG run tune reduction when compared with the test generation method that enumerates valid clock sequences explicitly and restricts the test generation within enumerated test sequences
引用
收藏
页码:411 / 417
页数:7
相关论文
共 50 条
  • [31] An implementation of memory-based on-chip analogue test signal generation
    Mir, S
    Rolíndez, L
    Domigues, C
    Rufer, L
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 663 - 668
  • [32] Space time clock: An on-chip clock with 10-12 instability
    Zhendong XU
    Yingchun ZHANG
    Pengfei LI
    Yongsheng WANG
    Limin DONG
    Guodong XU
    Chinese Journal of Aeronautics, 2022, 35 (10) : 247 - 253
  • [33] Space time clock: An on-chip clock with 10-12 instability
    Xu, Zhendong
    Zhang, Yingchun
    LI, Pengfei
    Wang, Yongsheng
    Dong, Limin
    Xu, Guodong
    CHINESE JOURNAL OF AERONAUTICS, 2022, 35 (10) : 247 - 253
  • [34] On-chip test scheme for SRAMs
    Lala, P.K.
    Walker, A.
    1994, : 16 - 20
  • [35] Router Designs for Elastic Buffer On-Chip Networks
    Michelogiannakis, George
    Dally, William J.
    PROCEEDINGS OF THE CONFERENCE ON HIGH PERFORMANCE COMPUTING NETWORKING, STORAGE AND ANALYSIS, 2009,
  • [36] On-chip generation and detection of electrochemiluminescence
    Fiaccabrino, GC
    de Rooij, NF
    Koudelka-Hep, M
    ANALYTICA CHIMICA ACTA, 1998, 359 (03) : 263 - 267
  • [37] On-chip jitter measurement for true random number generators
    Yang, Bohan
    Rozic, Vladimir
    Grujic, Milos
    Mentens, Nele
    Verbauwhede, Ingrid
    PROCEEDINGS OF THE 2017 ASIAN HARDWARE ORIENTED SECURITY AND TRUST SYMPOSIUM (ASIANHOST), 2017, : 91 - 96
  • [38] Micromachined CMOS thermoelectric generators as on-chip power supply
    Strasser, M
    Aigner, R
    Lauterbach, C
    Sturm, TF
    Franosch, M
    Wachutka, G
    BOSTON TRANSDUCERS'03: DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2003, : 45 - 48
  • [39] Silicon Nanowire Arrays Based On-Chip Thermoelectric Generators
    Lee, Kam Yu
    Brown, David
    Kumar, Satish
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2015, 5 (08): : 1100 - 1107
  • [40] Micromachined CMOS thermoelectric generators as on-chip power supply
    Strasser, M
    Aigner, R
    Lauterbach, C
    Sturm, TF
    Franosch, M
    Wachutka, G
    SENSORS AND ACTUATORS A-PHYSICAL, 2004, 114 (2-3) : 362 - 370