Test Generation for Designs with On-Chip Clock Generators

被引:4
|
作者
Lin, Xijiang [1 ]
Kassab, Mark [1 ]
机构
[1] Mentor Graph Corp, Wilsonville, OR 97068 USA
关键词
ATPG; clock control; on-chip clock generator;
D O I
10.1109/ATS.2009.46
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High performance designs often use the on-chip device PLLS for accurate test clock generation during testing The on-chip clock generator is designed in a programmable way to facilitate the test generation process and it in turn creates additional constraints for the automatic test pattern generation (ATPG) tool. This efficient and effective paper describes method to take the hardware restrictions originated from the on-chip clock generators into account in order to avoid generating clock sequences that cannot be produced by hardware. Experimental results on industrial designs show test pattern reduction and/or ATPG run tune reduction when compared with the test generation method that enumerates valid clock sequences explicitly and restricts the test generation within enumerated test sequences
引用
收藏
页码:411 / 417
页数:7
相关论文
共 50 条
  • [11] Design of on-chip clock generation with 50/50 duty cycle correction
    Cui, W
    Chen, H
    Han, YQ
    CHINESE JOURNAL OF ELECTRONICS, 2003, 12 (01): : 144 - 146
  • [12] AN EFFICIENT ON-CHIP DETERMINISTIC TEST PATTERN GENERATION SCHEME
    DAS, AK
    CHAUDHURI, PP
    MICROPROCESSING AND MICROPROGRAMMING, 1989, 26 (03): : 195 - 204
  • [13] On-chip Stimuli Generation for ADC Dynamic Test by ΣΔ Technique
    Ahmad, Shakeel
    Dabrowski, Jerzy
    2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 105 - 108
  • [14] Using on-chip test pattern compression for full scan SoC designs
    Lang, H
    Pfeiffer, J
    Maguire, J
    INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 638 - 643
  • [15] A Comparitive Study of On-Chip Clock Generators Using a-IGZO TFTs for Flexible Electronic Systems
    Wadhwa, Nishtha
    Martins, Jorge
    Bahubalindruni, Pydi
    Deb, Sujay
    Barquinha, Pedro
    2018 INTERNATIONAL FLEXIBLE ELECTRONICS TECHNOLOGY CONFERENCE (IFETC), 2018,
  • [16] Space time clock: An on-chip clock with 10 instability
    Zhendong XU
    Yingchun ZHANG
    Pengfei LI
    Yongsheng WANG
    Limin DONG
    Guodong XU
    Chinese Journal of Aeronautics , 2022, (10) : 247 - 253
  • [17] On-chip optical skyrmionic beam generators
    Lin, Wenbo
    Ota, Yasutomo
    Arakawa, Yasuhiko
    Iwamoto, Satoshi
    OPTICA, 2024, 11 (11): : 1588 - 1594
  • [18] An On-Chip Clock Generation Scheme for Faster-than-at-Speed Delay Testing
    Pei, Songwei
    Li, Huawei
    Li, Xiaowei
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1353 - 1356
  • [19] On-Chip Test Clock Validation Using A Time-to-Digital Converter in FPGAs
    Miyake, Yousuke
    Kajihara, Seiji
    Chen, Poki
    2019 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA 2019), 2019, : 157 - 162
  • [20] FOPAC: Flexible On-Chip Power and Clock
    Kuttappa, Ragh
    Kose, Selcuk
    Taskin, Baris
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (12) : 4628 - 4636