Test Generation for Designs with On-Chip Clock Generators

被引:4
|
作者
Lin, Xijiang [1 ]
Kassab, Mark [1 ]
机构
[1] Mentor Graph Corp, Wilsonville, OR 97068 USA
关键词
ATPG; clock control; on-chip clock generator;
D O I
10.1109/ATS.2009.46
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High performance designs often use the on-chip device PLLS for accurate test clock generation during testing The on-chip clock generator is designed in a programmable way to facilitate the test generation process and it in turn creates additional constraints for the automatic test pattern generation (ATPG) tool. This efficient and effective paper describes method to take the hardware restrictions originated from the on-chip clock generators into account in order to avoid generating clock sequences that cannot be produced by hardware. Experimental results on industrial designs show test pattern reduction and/or ATPG run tune reduction when compared with the test generation method that enumerates valid clock sequences explicitly and restricts the test generation within enumerated test sequences
引用
收藏
页码:411 / 417
页数:7
相关论文
共 50 条
  • [21] AN ON-CHIP SUPERCONDUCTING CLOCK WITH 2 MODES
    LEE, GS
    SILVER, AH
    SANDELL, RD
    IEEE TRANSACTIONS ON MAGNETICS, 1989, 25 (02) : 834 - 836
  • [22] On-Chip Clock Testing and Frequency Measurement
    Tekumalla, Ramesh
    Krishnamoorthy, Prakash
    2014 IEEE 23RD NORTH ATLANTIC TEST WORKSHOP (NATW), 2014, : 11 - 14
  • [23] Reduced On-chip Storage of Seeds for Built-in Test Generation
    Pomeranz, Irith
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2024, 29 (03)
  • [24] On-chip test vector generation and downsampling for testing RSFQ circuits
    Chen, Liyun
    Maezawa, Masaaki
    Ying, Liliang
    Ren, Jie
    Wang, Zhen
    SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 2022, 35 (11):
  • [25] AMBA: Enabling reusable on-chip designs
    Flynn, D
    IEEE MICRO, 1997, 17 (04) : 20 - 27
  • [26] Overview of On-Chip Performance Monitors for Clock Signals
    Huang, Shi-Yu
    2020 IEEE 29TH ASIAN TEST SYMPOSIUM (ATS), 2020, : 174 - 177
  • [27] An infrastructure IP for on-chip clock jitter measurement
    Huang, JJ
    Huang, JL
    IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 186 - 191
  • [28] CMOS ON-CHIP CLOCK FOR DIGITAL SIGNAL PROCESSORS
    NILSSON, P
    TORKELSON, M
    VESTERBACKA, M
    WANHAMMAR, L
    ELECTRONICS LETTERS, 1993, 29 (08) : 669 - 670
  • [29] Clock distribution networks with on-chip transmission lines
    Mizuno, M
    Anjo, K
    Sumi, Y
    Fukaishi, M
    Wakabayashi, H
    Mogami, T
    Horiuchi, T
    Yamashina, M
    PROCEEDINGS OF THE IEEE 2000 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2000, : 3 - 5
  • [30] One-Bit ΣΔ-Encoded Stimulus Generation for On-Chip ADC Test
    Ahmad, Shakeel
    Dabrowski, Jerzy
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (15)