Design and implementation of single electron transistor based 8X8 bit signed multipliers

被引:2
|
作者
Shah, Chintan [1 ]
Shah, Raj [2 ]
Dhavse, Rasika [2 ]
Parekh, Rutu [1 ]
机构
[1] DA IICT, VLSI & Embedded Syst Grp, Gandhinagar, India
[2] SVNIT, Elect Engn Dept, Surat 395007, Gujarat, India
关键词
Array multiplier; Baugh Wooley; Booth algorithm; Signed multiplier; Single electron transistor (SET); LOGIC;
D O I
10.1016/j.matpr.2020.12.1236
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Single electron transistor (SET) has several advantages over CMOS such as it is highly scalable and has ultra-low power consumption. It has emerged as a promising technology to be used as a building blocks for next generation integrated circuit design. In this paper, prospective and efficient implementation of high speed, low power and extremely compact digital multipliers using SET is proposed for the first time. For effective analysis and comparison, three different 8-bit signed multipliers such as Baugh Wooley, Booth and Array multiplier have been designed and their simulation results are validated using the Cadence Virtuoso ADE tool. Performance comparison in terms of power and delay between SET and 16 nm CMOS is evaluated. From the simulation results, it is observed that multipliers based on SET outperforms its CMOS counterpart in all aspects. Considering above mentioned multipliers, SET based Booth multiplier design is having lowest power consumption of 1.41 mW and propagation delay of 6.09 ps as compared to 7.53mW and 454.94 ps respectively for CMOS counterpart below. (c) 2020 Elsevier Ltd. All rights reserved. Selection and peer-review under responsibility of the scientific committee of the International Conference on Nanoelectronics, Nanophotonics, Nanomaterials, Nanobioscience & Nanotechnology.
引用
收藏
页码:3904 / 3910
页数:7
相关论文
共 50 条
  • [1] FPGA-Based 8x8 Bits Signed Multipliers Using LUTs
    Chabini, Noureddine
    Beguenane, Rachid
    [J]. 2023 IEEE CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, CCECE, 2023,
  • [2] LOW-TEMPERATURE CMOS 8X8 BIT MULTIPLIERS WITH SUB-10-NS SPEEDS
    HANAMURA, S
    AOKI, M
    MASUHARA, T
    MINATO, O
    SAKAI, Y
    HAYASHIDA, T
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1987, 34 (01) : 94 - 100
  • [3] 8X8 BIT PIPELINED DADDA MULTIPLIER IN CMOS
    CRAWLEY, DG
    AMARATUNGA, GAJ
    [J]. IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1988, 135 (06): : 231 - 240
  • [4] COMPRESSOR BASED 8x8 BIT VEDIC MULTIPLIER USING REVERSIBLE LOGIC
    Lakshmi, G. Sree
    Fatima, Kaleem
    Madhavi, B. K.
    [J]. PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 174 - 178
  • [5] HARDWARE DESIGN AND IMPLEMENTATION OF FIXED-WIDTH STANDARD AND TRUNCATED 4x4, 6x6, 8x8 and 12x12-BIT MULTIPLIERS USING FPGA
    Rais, Muhammad H.
    [J]. POWER CONTROL AND OPTIMIZATION, 2010, 1239 : 192 - 196
  • [6] A new design and implementation of 8x8 2-D DCT/IDCT
    Lee, YP
    Chen, LG
    Chen, MJ
    Ku, CW
    [J]. VLSI SIGNAL PROCESSING, IX, 1996, : 408 - 417
  • [7] Design and Implementation of Single-Layer 4x4 and 8x8 Butler Matrices for Multibeam Antenna Arrays
    Adamidis, George A.
    Vardiambasis, Ioannis O.
    Ioannidou, Melina P.
    Kapetanakis, Theodoros N.
    [J]. INTERNATIONAL JOURNAL OF ANTENNAS AND PROPAGATION, 2019, 2019
  • [8] Design and Analysis of a novel 8X8 bit signed/unsigned synchronous MAC architecture using clock gating scheme for fixed-point arithmetic
    Sarma, Rajkumar
    Dhariwal, Sandeep
    Jain, Shruti
    [J]. 2ND INTERNATIONAL CONFERENCE ON INTELLIGENT CIRCUITS AND SYSTEMS (ICICS 2018), 2018, : 423 - 429
  • [9] A 8-bit parity code generator based on multigate single electron transistor
    Wu, Gang
    Cai, Li
    Kang, Qiang
    Wang, Sen
    Li, Qin
    [J]. 2008 3RD IEEE INTERNATIONAL CONFERENCE ON NANO/MICRO ENGINEERED AND MOLECULAR SYSTEMS, VOLS 1-3, 2008, : 183 - 186
  • [10] 8x8 SFQ based Multiplier design using Verilog in Cadence
    Hosamani, Ravi
    Patil, Vishwas
    Rakesh, H. M.
    Manu, T. M.
    Saraf, Chetan
    Kumar, Praveen Y. G.
    [J]. 2021 IEEE INTERNATIONAL CONFERENCE ON MOBILE NETWORKS AND WIRELESS COMMUNICATIONS (ICMNWC), 2021,