共 50 条
- [1] FPGA-Based 8x8 Bits Signed Multipliers Using LUTs [J]. 2023 IEEE CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, CCECE, 2023,
- [3] 8X8 BIT PIPELINED DADDA MULTIPLIER IN CMOS [J]. IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1988, 135 (06): : 231 - 240
- [4] COMPRESSOR BASED 8x8 BIT VEDIC MULTIPLIER USING REVERSIBLE LOGIC [J]. PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 174 - 178
- [5] HARDWARE DESIGN AND IMPLEMENTATION OF FIXED-WIDTH STANDARD AND TRUNCATED 4x4, 6x6, 8x8 and 12x12-BIT MULTIPLIERS USING FPGA [J]. POWER CONTROL AND OPTIMIZATION, 2010, 1239 : 192 - 196
- [6] A new design and implementation of 8x8 2-D DCT/IDCT [J]. VLSI SIGNAL PROCESSING, IX, 1996, : 408 - 417
- [8] Design and Analysis of a novel 8X8 bit signed/unsigned synchronous MAC architecture using clock gating scheme for fixed-point arithmetic [J]. 2ND INTERNATIONAL CONFERENCE ON INTELLIGENT CIRCUITS AND SYSTEMS (ICICS 2018), 2018, : 423 - 429
- [9] A 8-bit parity code generator based on multigate single electron transistor [J]. 2008 3RD IEEE INTERNATIONAL CONFERENCE ON NANO/MICRO ENGINEERED AND MOLECULAR SYSTEMS, VOLS 1-3, 2008, : 183 - 186
- [10] 8x8 SFQ based Multiplier design using Verilog in Cadence [J]. 2021 IEEE INTERNATIONAL CONFERENCE ON MOBILE NETWORKS AND WIRELESS COMMUNICATIONS (ICMNWC), 2021,