Design and implementation of single electron transistor based 8X8 bit signed multipliers

被引:2
|
作者
Shah, Chintan [1 ]
Shah, Raj [2 ]
Dhavse, Rasika [2 ]
Parekh, Rutu [1 ]
机构
[1] DA IICT, VLSI & Embedded Syst Grp, Gandhinagar, India
[2] SVNIT, Elect Engn Dept, Surat 395007, Gujarat, India
关键词
Array multiplier; Baugh Wooley; Booth algorithm; Signed multiplier; Single electron transistor (SET); LOGIC;
D O I
10.1016/j.matpr.2020.12.1236
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Single electron transistor (SET) has several advantages over CMOS such as it is highly scalable and has ultra-low power consumption. It has emerged as a promising technology to be used as a building blocks for next generation integrated circuit design. In this paper, prospective and efficient implementation of high speed, low power and extremely compact digital multipliers using SET is proposed for the first time. For effective analysis and comparison, three different 8-bit signed multipliers such as Baugh Wooley, Booth and Array multiplier have been designed and their simulation results are validated using the Cadence Virtuoso ADE tool. Performance comparison in terms of power and delay between SET and 16 nm CMOS is evaluated. From the simulation results, it is observed that multipliers based on SET outperforms its CMOS counterpart in all aspects. Considering above mentioned multipliers, SET based Booth multiplier design is having lowest power consumption of 1.41 mW and propagation delay of 6.09 ps as compared to 7.53mW and 454.94 ps respectively for CMOS counterpart below. (c) 2020 Elsevier Ltd. All rights reserved. Selection and peer-review under responsibility of the scientific committee of the International Conference on Nanoelectronics, Nanophotonics, Nanomaterials, Nanobioscience & Nanotechnology.
引用
收藏
页码:3904 / 3910
页数:7
相关论文
共 50 条
  • [31] A 7-bit photonic true-time-delay system based on an 8x8 MOEMS optical switch
    Yang, Ying
    Dong, Yi
    Liu, Dawei
    He, Hao
    Jin, Yaohui
    Hu, Weisheng
    CHINESE OPTICS LETTERS, 2009, 7 (02) : 118 - 120
  • [32] LOW-LOSS 8X8 SINGLE-MODE STAR COUPLER
    MORTIMORE, DB
    ELECTRONICS LETTERS, 1985, 21 (11) : 502 - 504
  • [33] Design and comparison of 8x8 optical switches with adaptive wavelength routing algorithm
    Tsao, SL
    Lu, YM
    PHOTONIC DEVICES AND ALGORITHMS FOR COMPUTING III, 2001, 4470 : 216 - 224
  • [34] WAVELENGTH-FLATTENED 8X8 SINGLE-MODE STAR COUPLER
    MORTIMORE, DB
    ELECTRONICS LETTERS, 1986, 22 (22) : 1205 - 1206
  • [35] Design of 8x8 Circularly Polarized Planar Array Antenna for ISM Band
    Lavanya, D. L.
    2012 INTERNATIONAL CONFERENCE ON RADAR, COMMUNICATION AND COMPUTING (ICRCC), 2012, : 112 - 116
  • [36] Low-drift fixed-point 8x8 IDCT approximation with 8-bit transform factors
    Reznik, Yuriy A.
    Hsu, De
    Panda, Prasanjit
    Pillai, Br Esh
    2007 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOLS 1-7, 2007, : 2877 - 2880
  • [37] A 8x8 arrayed waveguide grating router based on SOI platform
    Wu, Yue
    Lang, Ting Ting
    Song, Jinyan
    He, Jian-Jun
    2017 16TH INTERNATIONAL CONFERENCE ON OPTICAL COMMUNICATIONS & NETWORKS (ICOCN 2017), 2017,
  • [38] Efficient Implementation of 8-bit Vedic Multipliers for Image Processing Application
    Vijayan, Aravind E.
    John, Arlene
    Sen, Deepak
    2014 INTERNATIONAL CONFERENCE ON CONTEMPORARY COMPUTING AND INFORMATICS (IC3I), 2014, : 544 - 549
  • [39] A 6 GHz 8x8 Dual-Polarized PCB-Based RIS with 2-Bit Phase Configuration
    Ali, Kussai
    Torschchojew, Magomet
    Keusgen, Wilhelm
    2024 54TH EUROPEAN MICROWAVE CONFERENCE, EUMC 2024, 2024, : 240 - 243
  • [40] A Fast and Concise Parallel Implementation of the 8x8 2D IDCT using Halide
    Johnson, Martin
    Playne, Daniel
    2020 IEEE 32ND INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND HIGH PERFORMANCE COMPUTING (SBAC-PAD 2020), 2020, : 167 - 174