Design and implementation of single electron transistor based 8X8 bit signed multipliers

被引:2
|
作者
Shah, Chintan [1 ]
Shah, Raj [2 ]
Dhavse, Rasika [2 ]
Parekh, Rutu [1 ]
机构
[1] DA IICT, VLSI & Embedded Syst Grp, Gandhinagar, India
[2] SVNIT, Elect Engn Dept, Surat 395007, Gujarat, India
关键词
Array multiplier; Baugh Wooley; Booth algorithm; Signed multiplier; Single electron transistor (SET); LOGIC;
D O I
10.1016/j.matpr.2020.12.1236
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Single electron transistor (SET) has several advantages over CMOS such as it is highly scalable and has ultra-low power consumption. It has emerged as a promising technology to be used as a building blocks for next generation integrated circuit design. In this paper, prospective and efficient implementation of high speed, low power and extremely compact digital multipliers using SET is proposed for the first time. For effective analysis and comparison, three different 8-bit signed multipliers such as Baugh Wooley, Booth and Array multiplier have been designed and their simulation results are validated using the Cadence Virtuoso ADE tool. Performance comparison in terms of power and delay between SET and 16 nm CMOS is evaluated. From the simulation results, it is observed that multipliers based on SET outperforms its CMOS counterpart in all aspects. Considering above mentioned multipliers, SET based Booth multiplier design is having lowest power consumption of 1.41 mW and propagation delay of 6.09 ps as compared to 7.53mW and 454.94 ps respectively for CMOS counterpart below. (c) 2020 Elsevier Ltd. All rights reserved. Selection and peer-review under responsibility of the scientific committee of the International Conference on Nanoelectronics, Nanophotonics, Nanomaterials, Nanobioscience & Nanotechnology.
引用
收藏
页码:3904 / 3910
页数:7
相关论文
共 50 条
  • [41] A COST EFFECTIVE IMPLEMENTATION OF 8X8 TRANSFORM OF HEVC FROM H.264/AVC
    Martuza, Muhammad
    Wahid, Khan
    [J]. 2012 25TH IEEE CANADIAN CONFERENCE ON ELECTRICAL & COMPUTER ENGINEERING (CCECE), 2012,
  • [42] Micromachined SU-8-Based Terahertz 8x8 Slotted Waveguide Antenna Array
    Mahmud, Rashad H.
    Salih, Idris H.
    Awl, Halgurd N.
    Shang, Xiaobang
    Wang, Yi
    Skaik, Talal
    Lancaster, Michael J.
    [J]. JOURNAL OF INFRARED MILLIMETER AND TERAHERTZ WAVES, 2021, 42 (11-12) : 1116 - 1130
  • [43] A 145μW 8x8 Parallel Multiplier based on Optimized Bypassing Architecture
    Hong, Sunjoo
    Roh, Taehwan
    Yoo, Hoi-Jun
    [J]. 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1175 - 1178
  • [44] Characterization of 8x8 InP-based arrayed waveguide grating demultiplexer
    Kim, HM
    Kim, JS
    Choo, HR
    Kim, HM
    Kim, DC
    Yoo, KH
    [J]. JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 1998, 33 : S354 - S356
  • [45] Dual-Microring Resonator Based 8x8 Silicon Photonic Switch
    Huang, Yishen
    Cheng, Qixiang
    Hung, Yu-Han
    Guan, Hang
    Novack, Ari
    Streshinsky, Matthew
    Hochberg, Michael
    Bergman, Keren
    [J]. 2019 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION (OFC), 2019,
  • [46] A Compact 8x8 Butler Matrix Based on Double-layer Structure
    Ding, Kejia
    He, Fei
    Ying, Xiaojun
    Guan, Jian
    [J]. 2013 5TH IEEE INTERNATIONAL SYMPOSIUM ON MICROWAVE, ANTENNA, PROPAGATION AND EMC TECHNOLOGIES FOR WIRELESS COMMUNICATIONS (MAPE), 2013, : 650 - 653
  • [47] 850 nm proton implanted 8x8 VCSEL array design and performance measurements
    Guilfoyle, PS
    Hessenbruch, JM
    Jewell, JL
    Temkin, H
    [J]. OPTOELECTRONIC INTERCONNECTS AND PACKAGING IV, 1997, 3005 : 314 - 320
  • [48] SATD Hardware Architecture Based on 8x8 Hadamard Transform for HEVC Encoder
    Silveira, Bianca
    Diniz, Claudio
    Fonseca, Mateus Beck
    Costa, Eduardo
    [J]. 2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 576 - 579
  • [49] 8x8 reconfigurable quantum photonic processor based on silicon nitride waveguides
    Taballione, Caterina
    Wolterink, Tom A. W.
    Lugani, Jasleen
    Eckstein, Andreas
    Bell, Bryn A.
    Grootjans, Robert
    Visscher, Ilka
    Geskus, Dimitri
    Roeloffzen, Chris G. H.
    Renema, Jelmer J.
    Walmsley, Ian A.
    Pinkse, Pepijn W. H.
    Boller, Klaus-J
    [J]. OPTICS EXPRESS, 2019, 27 (19): : 26842 - 26857
  • [50] A High Speed and Low Power 8 Bit x 8 Bit Multiplier Design Using Novel Two Transistor (2T) XOR Gates
    Upadhyay, Himani
    Chowdhury, Shubhajit Roy
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2015, 11 (01) : 37 - 48