Design and implementation of single electron transistor based 8X8 bit signed multipliers

被引:2
|
作者
Shah, Chintan [1 ]
Shah, Raj [2 ]
Dhavse, Rasika [2 ]
Parekh, Rutu [1 ]
机构
[1] DA IICT, VLSI & Embedded Syst Grp, Gandhinagar, India
[2] SVNIT, Elect Engn Dept, Surat 395007, Gujarat, India
关键词
Array multiplier; Baugh Wooley; Booth algorithm; Signed multiplier; Single electron transistor (SET); LOGIC;
D O I
10.1016/j.matpr.2020.12.1236
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Single electron transistor (SET) has several advantages over CMOS such as it is highly scalable and has ultra-low power consumption. It has emerged as a promising technology to be used as a building blocks for next generation integrated circuit design. In this paper, prospective and efficient implementation of high speed, low power and extremely compact digital multipliers using SET is proposed for the first time. For effective analysis and comparison, three different 8-bit signed multipliers such as Baugh Wooley, Booth and Array multiplier have been designed and their simulation results are validated using the Cadence Virtuoso ADE tool. Performance comparison in terms of power and delay between SET and 16 nm CMOS is evaluated. From the simulation results, it is observed that multipliers based on SET outperforms its CMOS counterpart in all aspects. Considering above mentioned multipliers, SET based Booth multiplier design is having lowest power consumption of 1.41 mW and propagation delay of 6.09 ps as compared to 7.53mW and 454.94 ps respectively for CMOS counterpart below. (c) 2020 Elsevier Ltd. All rights reserved. Selection and peer-review under responsibility of the scientific committee of the International Conference on Nanoelectronics, Nanophotonics, Nanomaterials, Nanobioscience & Nanotechnology.
引用
收藏
页码:3904 / 3910
页数:7
相关论文
共 50 条
  • [11] Low power and high speed 8x8 bit multiplier using non-clocked Pass Transistor Logic
    Senthilpari, C.
    Singh, Ajay Kumar
    Diwakar, K.
    [J]. ICIAS 2007: INTERNATIONAL CONFERENCE ON INTELLIGENT & ADVANCED SYSTEMS, VOLS 1-3, PROCEEDINGS, 2007, : 1374 - 1378
  • [12] Design and Implementation of Single Electron Transistor N-BIT Multiplier
    Raut, Vaishah
    Dakhole, P. K.
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2014), 2014, : 1099 - 1104
  • [13] 8X8 MULTIPLIER AND 8-BIT MU-P PERFORM 16X16 BIT MULTIPLICATION
    MOR, S
    [J]. EDN MAGAZINE-ELECTRICAL DESIGN NEWS, 1979, 24 (20): : 147 - 152
  • [14] Design of an 8x8 SiGe BiCMOS Butler Matrix
    Calzona, D.
    Boccia, L.
    Scaccianoce, S.
    Amendola, G.
    [J]. 2018 18TH MEDITERRANEAN MICROWAVE SYMPOSIUM (MMS), 2018, : 124 - 127
  • [15] Design of a low-power, high performance, 8x8 bit multiplier using a Shannon-based adder cell
    Senthilpari, C.
    Singh, Ajay Kumar
    Diwakar, K.
    [J]. MICROELECTRONICS JOURNAL, 2008, 39 (05) : 812 - 821
  • [16] 8x8 Single Photon Counting module for Spaceborne Lidar
    Acconcia, G.
    Smith, J.
    Hare, R.
    Labanca, I.
    Giudici, A.
    Ghioni, M.
    Rech, I.
    [J]. REMOTE SENSING OF CLOUDS AND THE ATMOSPHERE XXIV, 2019, 11152
  • [17] FPGA Based Fixed Width 4x4, 6x6, 8x8 and 12x12-Bit Multipliers using Spartan-3AN
    Rais, Muhammad H.
    Al Mijalli, Mohamed H.
    [J]. INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2011, 11 (02): : 61 - 68
  • [18] Design and Implementation of a Wideband 8x8 Butler Matrix for AWS and PCS 1900 MHz Beamforming Networks
    Cerna, Rafael D.
    Yarleque, Manuel A.
    [J]. 2015 IEEE INTERNATIONAL WIRELESS SYMPOSIUM (IWS 2015), 2015,
  • [19] Design of an SVD Engine for 8x8 MIMO Precoding Systems
    Wu, Chun-Hun
    Liu, Chin-Yi
    Tsai, Pei-Yun
    [J]. 2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 348 - 351
  • [20] IC design of 8x8 digital CNN with optoelectronic interface
    Jankowski, S
    Wielgus, A
    Pleskacz, WA
    Buczynski, R
    Wisniewski, M
    [J]. PROCEEDINGS OF THE 2000 6TH IEEE INTERNATIONAL WORKSHOP ON CELLULAR NEURAL NETWORKS AND THEIR APPLICATIONS (CNNA 2000), 2000, : 431 - 436