Low power and high speed 8x8 bit multiplier using non-clocked Pass Transistor Logic

被引:0
|
作者
Senthilpari, C. [1 ]
Singh, Ajay Kumar [1 ]
Diwakar, K. [1 ]
机构
[1] Multimedia Univ, Fac Engn & Technol, Jalan Ayer Keroh Lama 75450, Melaka, Malaysia
关键词
8 bit multiplier; multiplexing control input techniques; power dissipation; propagation delay; VLSI CAD tools and Energy Per Instruction;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we have analyzed an 8-bit multiplier circuit using non clocked pass gate families with help of carry save multiplier (CSA) technique. The multiplier cell of the adder is designed by using pass transistors (n-transistors), p-transistors used as cross-coupled devices. The adder cell is designed by using multiplexing control input techniques. A combination of n- and p-transistors used on the mirror logic and inverters of full adder circuit. These multipliers are useful in the portable battery operated multimedia devices for energy efficient. The 8 bit multiplier circuit has been simulated using microwind3 VLSI layout CAD tool. We have analyzed the power dissipation, propagation delay, PDP and EPI (energy per instruction) and compared our results with other pass transistor logics as well as published results. From the simulated results it was found that the power dissipation and propagation delay are low in our designed non-clocked pass transistor logics. Our multiplier circuit shows a power dissipation improvement of 97.6% from Amir et.al and 46.30%, 23.24% and 0.15% from Rizwan et.al. Our multipliers gives better propagation delay compared to Rizwan et. al that are 89.56%, 88.39% and 88.31%
引用
收藏
页码:1374 / 1378
页数:5
相关论文
共 50 条
  • [1] COMPRESSOR BASED 8x8 BIT VEDIC MULTIPLIER USING REVERSIBLE LOGIC
    Lakshmi, G. Sree
    Fatima, Kaleem
    Madhavi, B. K.
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 174 - 178
  • [2] High speed and High Throughput 8x8 Bit Multiplier using a Shannon-based Adder cell
    Senthilpari, C.
    Diwakar, K.
    Singh, Ajay Kumar
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 2429 - 2433
  • [3] A High Speed and Low Power 8 Bit x 8 Bit Multiplier Design Using Novel Two Transistor (2T) XOR Gates
    Upadhyay, Himani
    Chowdhury, Shubhajit Roy
    JOURNAL OF LOW POWER ELECTRONICS, 2015, 11 (01) : 37 - 48
  • [4] Design of a low-power, high performance, 8x8 bit multiplier using a Shannon-based adder cell
    Senthilpari, C.
    Singh, Ajay Kumar
    Diwakar, K.
    MICROELECTRONICS JOURNAL, 2008, 39 (05) : 812 - 821
  • [5] 8X8 BIT PIPELINED DADDA MULTIPLIER IN CMOS
    CRAWLEY, DG
    AMARATUNGA, GAJ
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1988, 135 (06): : 231 - 240
  • [6] Application of dynamic pass-transistor logic to an 8-bit multiplier
    Lee, JD
    Yoon, YJ
    Lee, KH
    Park, BG
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2001, 38 (03) : 220 - 223
  • [7] Low-Power Pass-Transistor Logic-Based Full Adder and 8-Bit Multiplier
    Yin, Ningyuan
    Pan, Wanyuan
    Yu, Yihe
    Tang, Chengcheng
    Yu, Zhiyi
    ELECTRONICS, 2023, 12 (15)
  • [8] Super low power 8-bit CPU with pass-transistor logic
    Taki, K
    Lee, BY
    Tanaka, H
    Konishi, K
    PROCEEDINGS OF THE ASP-DAC '97 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1997, 1996, : 663 - 664
  • [9] Low-Cost and High-Performance 8x8 Booth Multiplier
    Boppana, Naga Venkata Vijaya Krishna
    Kommareddy, Jeevani
    Ren, Saiyu
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (09) : 4357 - 4368
  • [10] Design of a low-power 8 x 8-bit parallel multiplier using MOS current mode logic circuit
    Kim, J. B.
    Lee, Y. S.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2007, 94 (10) : 905 - 913