Design of a low-power 8 x 8-bit parallel multiplier using MOS current mode logic circuit

被引:1
|
作者
Kim, J. B. [1 ]
Lee, Y. S. [1 ]
机构
[1] Kangwon Natl Univ, Dept Elect Engn, Chunchon, South Korea
关键词
MOS current logic (MCML); low-power circuit; multiplier; arithmetic unit;
D O I
10.1080/00207210701679926
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes an 8 x 8 bit parallel multiplier using MOS current mode logic (MCML) for low power consumption. The 8 x 8 bit multiplier is designed with the proposed MCML full adders and the conventional full adders. The proposed multiplier is achieved to reduce the power consumption by 9.4% and the power-delay-product by 11.7% compared with the conventional circuit. The validity and effectiveness are verified through HSPICE simulation. The proposed multiplier is designed with the Samsung 0.35 mu m standard CMOS process.
引用
收藏
页码:905 / 913
页数:9
相关论文
共 50 条
  • [1] Implementation of Low Power 8-Bit Multiplier using Gate Diffusion Input Logic
    Reddy, B. N. Manjunatha
    Sheshagiri, H. N.
    VijayaKumar, B. R.
    Shanthala, S.
    2014 IEEE 17th International Conference on Computational Science and Engineering (CSE), 2014, : 1868 - 1871
  • [2] Design of an embedded low-power 8-bit microcontroller
    Zhao, Yi-Qiang
    Liu, Chang-Long
    Yan, Xin-Wen
    Tianjin Daxue Xuebao (Ziran Kexue yu Gongcheng Jishu Ban)/Journal of Tianjin University Science and Technology, 2010, 43 (12): : 1098 - 1102
  • [3] Design and Implementation of 8-Bit Vedic Multiplier Using CMOS Logic
    Deodhe, Yeshwant
    Kakde, Sandeep
    Deshmukh, Rushikesh
    2013 INTERNATIONAL CONFERENCE ON MACHINE INTELLIGENCE AND RESEARCH ADVANCEMENT (ICMIRA 2013), 2013, : 340 - 344
  • [4] Low-Power Pass-Transistor Logic-Based Full Adder and 8-Bit Multiplier
    Yin, Ningyuan
    Pan, Wanyuan
    Yu, Yihe
    Tang, Chengcheng
    Yu, Zhiyi
    ELECTRONICS, 2023, 12 (15)
  • [5] A new dual transmission gate adiabatic logic and design of an 8x8-bit multiplier for low-power DSP
    Hu, J
    Ye, X
    Xia, YS
    2004 7TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS, VOLS 1-3, 2004, : 559 - 562
  • [6] Design of Low Power 8-Bit Carry Select Adder Using Adiabatic Logic
    Premananda, B. S.
    Chandana, M. K.
    Lakshmi, Shree K. P.
    Keerthi, A. M.
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 1764 - 1768
  • [7] AN 8 X 8-BIT MULTIPLIER BASED ON SINGLE-POLARITY MULTIVALUED CURRENT-MODE CIRCUITS
    BOTHA, TH
    BREDENKAMP, HC
    SOUTH AFRICAN JOURNAL OF SCIENCE, 1992, 88 (08) : 448 - 450
  • [8] MOS/LSI 8-BIT PARALLEL ACCUMULATOR
    BOYSEL, L
    KELLEY, J
    COLE, R
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1968, ED15 (06) : 410 - &
  • [9] Design of a low-power, high performance, 8x8 bit multiplier using a Shannon-based adder cell
    Senthilpari, C.
    Singh, Ajay Kumar
    Diwakar, K.
    MICROELECTRONICS JOURNAL, 2008, 39 (05) : 812 - 821
  • [10] A 70-MHZ 8-BIT X 8-BIT PARALLEL PIPELINED MULTIPLIER IN 2.5-MU-M CMOS
    HATAMIAN, M
    CASH, GL
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (04) : 505 - 513