Design of a low-power 8 x 8-bit parallel multiplier using MOS current mode logic circuit

被引:1
|
作者
Kim, J. B. [1 ]
Lee, Y. S. [1 ]
机构
[1] Kangwon Natl Univ, Dept Elect Engn, Chunchon, South Korea
关键词
MOS current logic (MCML); low-power circuit; multiplier; arithmetic unit;
D O I
10.1080/00207210701679926
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes an 8 x 8 bit parallel multiplier using MOS current mode logic (MCML) for low power consumption. The 8 x 8 bit multiplier is designed with the proposed MCML full adders and the conventional full adders. The proposed multiplier is achieved to reduce the power consumption by 9.4% and the power-delay-product by 11.7% compared with the conventional circuit. The validity and effectiveness are verified through HSPICE simulation. The proposed multiplier is designed with the Samsung 0.35 mu m standard CMOS process.
引用
收藏
页码:905 / 913
页数:9
相关论文
共 50 条
  • [21] 20-GHz 8 x 8-bit Parallel Carry-Save Pipelined RSFQ Multiplier
    Dorojevets, Mikhail
    Kasperek, Artur K.
    Yoshikawa, Nobuyuki
    Fujimaki, Akira
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2013, 23 (03)
  • [22] Low Power 8-bit ALU Design Using Full Adder and Multiplexer
    Sharma, Anitesh
    Tiwari, Ravi
    PROCEEDINGS OF THE 2016 IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET), 2016, : 2160 - 2164
  • [23] Application of dynamic pass-transistor logic to an 8-bit multiplier
    Lee, JD
    Yoon, YJ
    Lee, KH
    Park, BG
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2001, 38 (03) : 220 - 223
  • [24] Low power and high speed 8x8 bit multiplier using non-clocked Pass Transistor Logic
    Senthilpari, C.
    Singh, Ajay Kumar
    Diwakar, K.
    ICIAS 2007: INTERNATIONAL CONFERENCE ON INTELLIGENT & ADVANCED SYSTEMS, VOLS 1-3, PROCEEDINGS, 2007, : 1374 - 1378
  • [25] AN MOS CURRENT MODE LOGIC (MCML) CIRCUIT FOR LOW-POWER SUB-GHZ PROCESSORS
    YAMASHINA, M
    YAMADA, H
    IEICE TRANSACTIONS ON ELECTRONICS, 1992, E75C (10) : 1181 - 1187
  • [26] Design of an 8-bit Bit-Parallel RSFQ Microprocessor
    Qu, Pei-Yao
    Tang, Guang-Ming
    Yang, Jia-Hong
    Ye, Xiao-Chun
    Fan, Dong-Rui
    Zhang, Zhi-Min
    Sun, Ning-Hui
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2020, 30 (07)
  • [27] Design and Implementation of 8-Bit Ancient Vedic Multiplier Using SERF Technique
    Yogeshwari, N.
    Raja, P. Vairava
    Kavitha
    PROCEEDINGS OF THE 10TH INDIACOM - 2016 3RD INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT, 2016, : 1506 - 1509
  • [28] 8-bit "Low power SAR using CMOS Technology"
    Rathi, Krishna
    Jaiswal, Pooja
    Patmase, Ragini
    2018 3RD INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2018,
  • [29] Power Aware Design and Implementation of 8-bit Asynchronous Arithmetic and Logic Unit
    Singh, Hardeep
    2009 IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE, VOLS 1-3, 2009, : 1037 - 1047
  • [30] Super low power 8-bit CPU with pass-transistor logic
    Taki, K
    Lee, BY
    Tanaka, H
    Konishi, K
    PROCEEDINGS OF THE ASP-DAC '97 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1997, 1996, : 663 - 664