Low power and high speed 8x8 bit multiplier using non-clocked Pass Transistor Logic

被引:0
|
作者
Senthilpari, C. [1 ]
Singh, Ajay Kumar [1 ]
Diwakar, K. [1 ]
机构
[1] Multimedia Univ, Fac Engn & Technol, Jalan Ayer Keroh Lama 75450, Melaka, Malaysia
关键词
8 bit multiplier; multiplexing control input techniques; power dissipation; propagation delay; VLSI CAD tools and Energy Per Instruction;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we have analyzed an 8-bit multiplier circuit using non clocked pass gate families with help of carry save multiplier (CSA) technique. The multiplier cell of the adder is designed by using pass transistors (n-transistors), p-transistors used as cross-coupled devices. The adder cell is designed by using multiplexing control input techniques. A combination of n- and p-transistors used on the mirror logic and inverters of full adder circuit. These multipliers are useful in the portable battery operated multimedia devices for energy efficient. The 8 bit multiplier circuit has been simulated using microwind3 VLSI layout CAD tool. We have analyzed the power dissipation, propagation delay, PDP and EPI (energy per instruction) and compared our results with other pass transistor logics as well as published results. From the simulated results it was found that the power dissipation and propagation delay are low in our designed non-clocked pass transistor logics. Our multiplier circuit shows a power dissipation improvement of 97.6% from Amir et.al and 46.30%, 23.24% and 0.15% from Rizwan et.al. Our multipliers gives better propagation delay compared to Rizwan et. al that are 89.56%, 88.39% and 88.31%
引用
收藏
页码:1374 / 1378
页数:5
相关论文
共 50 条
  • [41] Low-Energy, High-Performance Lossless 8x8 SOA Switch
    Cheng, Q.
    Wonfor, A.
    Wei, J. L.
    Penty, R. V.
    White, I. H.
    2015 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION (OFC), 2015,
  • [42] Design of High Performance 8 bit Vedic Multiplier using Compressor
    Gupta, Radheshyam
    Dhar, Rajdeep
    Baishnab, K. L.
    Mehedi, Jishan
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENGINEERING AND TECHNOLOGY (ICAET), 2014,
  • [43] Low Power 8X8 Sum of Absolute Difference Engine for Motion Estimation in Video Compression
    Manjunatha, D. V.
    Sainarayanan, G.
    2013 IEEE INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN COMPUTING, COMMUNICATION AND NANOTECHNOLOGY (ICE-CCN'13), 2013, : 68 - 73
  • [44] Design of High Speed Low Power Multiplier using Reversible logic: a Vedic Mathematical Approach
    Rakshith, T. R.
    Saligram, Rakshith
    PROCEEDINGS OF 2013 INTERNATIONAL CONFERENCE ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2013), 2013, : 775 - 781
  • [45] DIFFERENTIAL HIGH SPEED ULTRA LOW-VOLTAGE PASS TRANSISTOR BOOLEAN LOGIC
    Berg, Y.
    2013 IEEE FAIBLE TENSION FAIBLE CONSOMMATION (FTFC), 2013,
  • [46] VLSI Implementation of Low Power High Speed ECC Processor Using Versatile Bit Serial Multiplier
    Srinivasan, M.
    Tamilselvan, G. M.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (07)
  • [47] A 320-MHz 8bit x 8bit Pipelined Multiplier In Ultra-Low Supply Voltage
    Liang, Yung-Chih
    Huang, Ching-Ji
    Yang, Wei-Bin
    2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 73 - +
  • [48] Design of Low Power 8-Bit Carry Select Adder Using Adiabatic Logic
    Premananda, B. S.
    Chandana, M. K.
    Lakshmi, Shree K. P.
    Keerthi, A. M.
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 1764 - 1768
  • [49] AN IMPLEMENTATION OF 1-BIT LOW POWER FULL ADDER BASED ON MULTIPLEXER AND PASS TRANSISTOR LOGIC
    Parihar, Rajesh
    Tiwari, Nidhi
    Mandloi, Aditya
    Kumar, Binod
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [50] LSI implementation of a low-power 4 x 4-bit array two-phase clocked adiabatic static CMOS logic multiplier
    Nayan, Nazrul Anuar
    Takahashi, Yasuhiro
    Sekine, Toshikazu
    MICROELECTRONICS JOURNAL, 2012, 43 (04) : 244 - 249