Design of High Speed Low Power Multiplier using Reversible logic: a Vedic Mathematical Approach

被引:0
|
作者
Rakshith, T. R. [1 ]
Saligram, Rakshith [2 ]
机构
[1] RV Coll Engn, Dept Telecommun, Bangalore, Karnataka, India
[2] BMS Coll Engn, Dept Elect & Commun, Bangalore, Karnataka, India
关键词
Vedic Multiplier; Reversible Logic; Urdhva Tiryakbhayam; Quantum Cost; Total Reversible Logic Implementation Cost;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Multipliers are vital components of any processor or computing machine. More often than not, performance of microcontrollers and Digital signal processors are evaluated on the basis of number of multiplications performed in unit time. Hence better multiplier architectures are bound to increase the efficiency of the system. Vedic multiplier is one such promising solution. Its simple architecture coupled with increased speed forms an unparalleled combination for serving any complex multiplication computations. Tagged with these highlights, implementing this with reversible logic further reduces power dissipation. Power dissipation is another important constraint in an embedded system which cannot be neglected. In this paper we bring out a Vedic multiplier known as "Urdhva Tiryakbhayam" meaning vertical and crosswise, implemented using reversible logic, which is the first of its kind. This multiplier may find applications in Fast Fourier Transforms (FFTs), and other applications of DSP like imaging, software defined radios, wireless communications.
引用
收藏
页码:775 / 781
页数:7
相关论文
共 50 条
  • [1] Optimized Reversible Logic Design for Vedic Multiplier
    Ravali, B.
    Priyanka, M. Micheal
    Ravi, T.
    [J]. 2015 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2015, : 127 - 133
  • [2] Design of an Efficient Multiplier Using Vedic Mathematics and Reversible Logic
    Gowthami, P.
    Satyanarayana, R. V. S.
    [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH, 2016, : 601 - 604
  • [3] A new design of a low-power reversible Vedic multiplier
    Rashno, Meysam
    Haghparast, Majid
    Mosleh, Mohammad
    [J]. INTERNATIONAL JOURNAL OF QUANTUM INFORMATION, 2020, 18 (03)
  • [4] Design of Low Power Multiplier Using Reversible Logic Gate
    Thakre, Ashish K.
    Chiwande, Sujata S.
    Chafale, Sumit D.
    [J]. 2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
  • [5] Design of Low Power Barrel Shifter and Vedic Multiplier with Kogge-Stone Adder Using Reversible Logic Gates
    Nikhil, G., V
    Vaibhav, B. P.
    Naik, Vishnu G.
    Premananda, B. S.
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 1690 - 1694
  • [6] Low Power Vedic Multiplier Using Energy Recovery Logic
    Sangani, Hardik
    Modi, Tanay M.
    Bhaaskaran, V. S. Kanchana
    [J]. 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2014, : 640 - 644
  • [7] Design of Vedic Multiplier using Adiabatic Logic
    Singh, Shashank
    Sasamal, Trailokya Nath
    [J]. 2015 1ST INTERNATIONAL CONFERENCE ON FUTURISTIC TRENDS ON COMPUTATIONAL ANALYSIS AND KNOWLEDGE MANAGEMENT (ABLAZE), 2015, : 438 - 441
  • [8] RETRACTED ARTICLE: Performance improvement of elliptic curve cryptography system using low power, high speed 16 × 16 Vedic multiplier based on reversible logic
    S. Karthikeyan
    M. Jagadeeswari
    [J]. Journal of Ambient Intelligence and Humanized Computing, 2021, 12 : 4161 - 4170
  • [9] Design and Implementation of Low Power and High Performance Vedic Multiplier
    Raju, R.
    Veerakumar, S.
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 601 - 605
  • [10] Retraction Note to: Performance improvement of elliptic curve cryptography system using low power, high speed 16 × 16 Vedic multiplier based on reversible logic
    S. Karthikeyan
    M. Jagadeeswari
    [J]. Journal of Ambient Intelligence and Humanized Computing, 2023, 14 (Suppl 1) : 343 - 343