Design of High Speed Low Power Multiplier using Reversible logic: a Vedic Mathematical Approach

被引:0
|
作者
Rakshith, T. R. [1 ]
Saligram, Rakshith [2 ]
机构
[1] RV Coll Engn, Dept Telecommun, Bangalore, Karnataka, India
[2] BMS Coll Engn, Dept Elect & Commun, Bangalore, Karnataka, India
关键词
Vedic Multiplier; Reversible Logic; Urdhva Tiryakbhayam; Quantum Cost; Total Reversible Logic Implementation Cost;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Multipliers are vital components of any processor or computing machine. More often than not, performance of microcontrollers and Digital signal processors are evaluated on the basis of number of multiplications performed in unit time. Hence better multiplier architectures are bound to increase the efficiency of the system. Vedic multiplier is one such promising solution. Its simple architecture coupled with increased speed forms an unparalleled combination for serving any complex multiplication computations. Tagged with these highlights, implementing this with reversible logic further reduces power dissipation. Power dissipation is another important constraint in an embedded system which cannot be neglected. In this paper we bring out a Vedic multiplier known as "Urdhva Tiryakbhayam" meaning vertical and crosswise, implemented using reversible logic, which is the first of its kind. This multiplier may find applications in Fast Fourier Transforms (FFTs), and other applications of DSP like imaging, software defined radios, wireless communications.
引用
收藏
页码:775 / 781
页数:7
相关论文
共 50 条
  • [41] Design of 2-Bit Vedic Multiplier Using PTL and CMOS Logic
    Bajaj, Gaurav
    Grover, Kabir
    Mehra, Anu
    Rajput, Sachin Kumar
    [J]. INTELLIGENT COMMUNICATION, CONTROL AND DEVICES, ICICCD 2017, 2018, 624 : 1481 - 1490
  • [42] IMPLEMENTATION OF HIGH SPEED VEDIC BCD MULTIPLIER USING VINCULUM METHOD
    Lakshmi, G. Sree
    Fatima, Kaleem
    Madhavi, B. K.
    [J]. PROCEEDINGS OF THE 2016 IEEE REGION 10 CONFERENCE (TENCON), 2016, : 147 - 151
  • [43] Design and Implementation of 8-Bit Vedic Multiplier Using CMOS Logic
    Deodhe, Yeshwant
    Kakde, Sandeep
    Deshmukh, Rushikesh
    [J]. 2013 INTERNATIONAL CONFERENCE ON MACHINE INTELLIGENCE AND RESEARCH ADVANCEMENT (ICMIRA 2013), 2013, : 340 - 344
  • [44] Implementation of High Speed Matrix Multiplier using Vedic Mathematics on FPGA
    Mogre, S. V.
    Bhalke, D. G.
    [J]. 1ST INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION ICCUBEA 2015, 2015, : 959 - 963
  • [45] ASIC design of a high speed low power circuit for factorial calculation using ancient Vedic mathematics
    Saha, P.
    Banerjee, A.
    Dandapat, A.
    Bhattacharyya, P.
    [J]. MICROELECTRONICS JOURNAL, 2011, 42 (12) : 1343 - 1352
  • [46] Low power and high speed computation using hybridized multiplier
    Subramaniam, Uvaraj
    Alavandar, Srinivasan
    [J]. 2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
  • [47] Design of a high speed Vedic multiplier and square architecture based on Yavadunam Sutra
    A Deepa
    C N Marimuthu
    [J]. Sādhanā, 2019, 44
  • [48] Design of Low Power High Speed ALU Using Feedback Switch Logic
    Prakash, Patanjali
    Saxena, A. K.
    [J]. 2009 INTERNATIONAL CONFERENCE ON ADVANCES IN RECENT TECHNOLOGIES IN COMMUNICATION AND COMPUTING (ARTCOM 2009), 2009, : 899 - 902
  • [49] Design of a high speed Vedic multiplier and square architecture based on Yavadunam Sutra
    Deepa, A.
    Marimuthu, C. N.
    [J]. SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2019, 44 (09):
  • [50] COMPRESSOR BASED 8x8 BIT VEDIC MULTIPLIER USING REVERSIBLE LOGIC
    Lakshmi, G. Sree
    Fatima, Kaleem
    Madhavi, B. K.
    [J]. PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 174 - 178