共 50 条
- [41] Design of 2-Bit Vedic Multiplier Using PTL and CMOS Logic [J]. INTELLIGENT COMMUNICATION, CONTROL AND DEVICES, ICICCD 2017, 2018, 624 : 1481 - 1490
- [42] IMPLEMENTATION OF HIGH SPEED VEDIC BCD MULTIPLIER USING VINCULUM METHOD [J]. PROCEEDINGS OF THE 2016 IEEE REGION 10 CONFERENCE (TENCON), 2016, : 147 - 151
- [43] Design and Implementation of 8-Bit Vedic Multiplier Using CMOS Logic [J]. 2013 INTERNATIONAL CONFERENCE ON MACHINE INTELLIGENCE AND RESEARCH ADVANCEMENT (ICMIRA 2013), 2013, : 340 - 344
- [44] Implementation of High Speed Matrix Multiplier using Vedic Mathematics on FPGA [J]. 1ST INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION ICCUBEA 2015, 2015, : 959 - 963
- [46] Low power and high speed computation using hybridized multiplier [J]. 2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
- [47] Design of a high speed Vedic multiplier and square architecture based on Yavadunam Sutra [J]. Sādhanā, 2019, 44
- [48] Design of Low Power High Speed ALU Using Feedback Switch Logic [J]. 2009 INTERNATIONAL CONFERENCE ON ADVANCES IN RECENT TECHNOLOGIES IN COMMUNICATION AND COMPUTING (ARTCOM 2009), 2009, : 899 - 902
- [49] Design of a high speed Vedic multiplier and square architecture based on Yavadunam Sutra [J]. SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2019, 44 (09):
- [50] COMPRESSOR BASED 8x8 BIT VEDIC MULTIPLIER USING REVERSIBLE LOGIC [J]. PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 174 - 178