Optimized Reversible Logic Design for Vedic Multiplier

被引:0
|
作者
Ravali, B. [1 ]
Priyanka, M. Micheal [1 ]
Ravi, T. [1 ]
机构
[1] Sathyabama Univ, Dept Elect & Commun Engn, Madras, Tamil Nadu, India
关键词
Urdhva Tiryakbhayam; TRLIC; Reversible logic gate; Vedic multiplier; garbage output; constant input;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The performance factors which play a crucial part on any electronic device are power dissipation and operational speed. Any circuit efficiency depends on the performance of the processor that is integrated in it. The components which have a vital role in any processor or computing machine are "multipliers". Multiplier architecture is designed to improve speed and efficiency in serving complex multiplication operations. One such high speed multiplier is "Vedic multiplier". The Urdhva Tiryakbhayam (UT) Vedic multiplier is the best solution to increase the operational speed of any device. The newly uprising research area for future low power devices is "reversible logic". By using the reversible logic, the extreme reduction of power dissipation takes place. UT Vedic multiplier using reversible logic increases the speed of operation and reduces the power dissipation. The required number of constant inputs, gate count and garbage outputs can be reduced by using appropriate reversible logic gates. The Total Reversible Logic Implementation Cost (TRLIC) is to evaluate the proposed design.
引用
收藏
页码:127 / 133
页数:7
相关论文
共 50 条
  • [1] Design of an Efficient Multiplier Using Vedic Mathematics and Reversible Logic
    Gowthami, P.
    Satyanarayana, R. V. S.
    [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH, 2016, : 601 - 604
  • [2] Design of Vedic Multiplier using Adiabatic Logic
    Singh, Shashank
    Sasamal, Trailokya Nath
    [J]. 2015 1ST INTERNATIONAL CONFERENCE ON FUTURISTIC TRENDS ON COMPUTATIONAL ANALYSIS AND KNOWLEDGE MANAGEMENT (ABLAZE), 2015, : 438 - 441
  • [3] A 32 BIT MAC Unit Design Using Vedic Multiplier and Reversible Logic Gate
    Anitha, R.
    Deshmukh, Neha
    Agarwal, Prashant
    Sahoo, Sarat Kumar
    Karthikeyan, S. Prabhakar
    Reglend, Jacob
    [J]. 2015 INTERNATIONAL CONFERENCED ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2015), 2015,
  • [4] Design of High Speed Low Power Multiplier using Reversible logic: a Vedic Mathematical Approach
    Rakshith, T. R.
    Saligram, Rakshith
    [J]. PROCEEDINGS OF 2013 INTERNATIONAL CONFERENCE ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2013), 2013, : 775 - 781
  • [5] Design of Optimized MAC Unit using Integrated Vedic Multiplier
    Yuvaraj, Monisha
    Bhaskhar, Nandita
    Kailath, Binsu J.
    [J]. 2017 INTERNATIONAL CONFERENCE ON MICROELECTRONIC DEVICES, CIRCUITS AND SYSTEMS (ICMDCS), 2017,
  • [6] A new design of a low-power reversible Vedic multiplier
    Rashno, Meysam
    Haghparast, Majid
    Mosleh, Mohammad
    [J]. INTERNATIONAL JOURNAL OF QUANTUM INFORMATION, 2020, 18 (03)
  • [7] Effective Designs of Reversible Vedic Multiplier
    Ariafar, Zahra
    Mosleh, Mohammad
    [J]. INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2019, 58 (08) : 2556 - 2574
  • [8] Effective Designs of Reversible Vedic Multiplier
    Zahra Ariafar
    Mohammad Mosleh
    [J]. International Journal of Theoretical Physics, 2019, 58 : 2556 - 2574
  • [9] Design of Low Power Barrel Shifter and Vedic Multiplier with Kogge-Stone Adder Using Reversible Logic Gates
    Nikhil, G., V
    Vaibhav, B. P.
    Naik, Vishnu G.
    Premananda, B. S.
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 1690 - 1694
  • [10] Designing of Parity Preserving Reversible Vedic Multiplier
    Rashno, Meysam
    Haghparast, Majid
    Mosleh, Mohammad
    [J]. INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2021, 60 (08) : 3024 - 3040