Optimized Reversible Logic Design for Vedic Multiplier

被引:0
|
作者
Ravali, B. [1 ]
Priyanka, M. Micheal [1 ]
Ravi, T. [1 ]
机构
[1] Sathyabama Univ, Dept Elect & Commun Engn, Madras, Tamil Nadu, India
关键词
Urdhva Tiryakbhayam; TRLIC; Reversible logic gate; Vedic multiplier; garbage output; constant input;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The performance factors which play a crucial part on any electronic device are power dissipation and operational speed. Any circuit efficiency depends on the performance of the processor that is integrated in it. The components which have a vital role in any processor or computing machine are "multipliers". Multiplier architecture is designed to improve speed and efficiency in serving complex multiplication operations. One such high speed multiplier is "Vedic multiplier". The Urdhva Tiryakbhayam (UT) Vedic multiplier is the best solution to increase the operational speed of any device. The newly uprising research area for future low power devices is "reversible logic". By using the reversible logic, the extreme reduction of power dissipation takes place. UT Vedic multiplier using reversible logic increases the speed of operation and reduces the power dissipation. The required number of constant inputs, gate count and garbage outputs can be reduced by using appropriate reversible logic gates. The Total Reversible Logic Implementation Cost (TRLIC) is to evaluate the proposed design.
引用
收藏
页码:127 / 133
页数:7
相关论文
共 50 条
  • [41] Design of a Vedic Multiplier based 64-bit Multiplier Accumulator Unit
    Balachandar, Abinav
    Patel, Aniket
    Ramesh, S. R.
    [J]. 2024 5TH INTERNATIONAL CONFERENCE ON INNOVATIVE TRENDS IN INFORMATION TECHNOLOGY, ICITIIT 2024, 2024,
  • [42] An Approach for Designing an Optimized Reversible Parallel Multiplier by Reversible Gates
    Mamataj, Shefali
    Das, Biswajit
    Chandran, Saravanan
    [J]. COMPUTATIONAL ADVANCEMENT IN COMMUNICATION CIRCUITS AND SYSTEMS, ICCACCS 2014, 2015, 335 : 345 - 355
  • [43] Design and implementation of H/W efficient Multiplier: Reversible logic gate approach
    Babulu, K.
    Kamaraju, M.
    Bujjibabu, P.
    Pradeep, K.
    [J]. 2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1660 - 1664
  • [44] Design of Speed, Energy and Power Efficient Reversible Logic Based Vedic ALU for Digital Processors
    Gupta, Abhishek
    Malviya, Utsav
    Kapse, Vinod
    [J]. 3RD NIRMA UNIVERSITY INTERNATIONAL CONFERENCE ON ENGINEERING (NUICONE 2012), 2012,
  • [45] Optimized Hardware Implementation of Vedic Binary Multiplier using Nikhilam Sutra on FPGA
    Yash, Palak
    Thakare, Mansi
    Jajodia, Babita
    [J]. 2022 IEEE 13TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2022, : 101 - 104
  • [46] Design of Efficient Reversible Multiplier
    Rangaraju, H. G.
    Suresh, Aakash Babu
    Muralidhara, K. N.
    [J]. ADVANCES IN COMPUTING AND INFORMATION TECHNOLOGY, VOL 3, 2013, 178 : 571 - +
  • [47] Design of High Performance 8-bit Vedic Multiplier
    Yogendri
    Gupta, Anil Kumar
    [J]. 2016 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATION AND AUTOMATION (ICACCA 2016), 2016, : 11 - 16
  • [48] A Novel Approach to Design Complex Multiplier using Vedic Sutras
    Kamalapur, Vinod
    Aithal, Vishweshkumar
    Naik, Saish Ramdas
    Navalgund, S. S.
    [J]. 2014 INTERNATIONAL CONFERENCE ON CIRCUITS, COMMUNICATION, CONTROL AND COMPUTING (I4C), 2014, : 398 - 403
  • [49] Design of less time delay Multiplier using vedic mathematics
    Dogra, Megha
    Balamurugan, V
    [J]. PROCEEDINGS OF 2016 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2016,
  • [50] Design and Implementation of Low Power and High Performance Vedic Multiplier
    Raju, R.
    Veerakumar, S.
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 601 - 605