共 50 条
- [1] Design and Simulation of Enhanced 64-bit Vedic Multiplier [J]. 2017 IEEE JORDAN CONFERENCE ON APPLIED ELECTRICAL ENGINEERING AND COMPUTING TECHNOLOGIES (AEECT), 2017,
- [2] Design and Implementation of 64 Bit Multiplier using Vedic Algorithm [J]. 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 775 - 779
- [4] Study of 64-bit Booth Asynchronous Multiplier based on FPGA [J]. 2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 263 - 266
- [6] Area and Power Efficient 64-Bit Booth Multiplier [J]. 2020 6TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2020, : 721 - 724
- [7] Design of Efficient 16-bit Vedic Multiplier [J]. ICSPC'21: 2021 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION (ICPSC), 2021, : 214 - 218
- [8] Design and Analysis of 64-Bit Approximate Multiplier for Accurate and High-Level Processing [J]. PROCEEDINGS OF THE 2021 FIFTH INTERNATIONAL CONFERENCE ON I-SMAC (IOT IN SOCIAL, MOBILE, ANALYTICS AND CLOUD) (I-SMAC 2021), 2021, : 1788 - 1792
- [9] A 32 BIT MAC Unit Design Using Vedic Multiplier and Reversible Logic Gate [J]. 2015 INTERNATIONAL CONFERENCED ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2015), 2015,
- [10] Design of High Performance 8-bit Vedic Multiplier [J]. 2016 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATION AND AUTOMATION (ICACCA 2016), 2016, : 11 - 16