Design of a Vedic Multiplier based 64-bit Multiplier Accumulator Unit

被引:0
|
作者
Balachandar, Abinav [1 ]
Patel, Aniket [1 ]
Ramesh, S. R. [1 ]
机构
[1] Coimbatore Amrita Vishwa Vidyapeetham, Dept Elect & Commun Engn, Amrita Sch Engn, Coimbatore, Tamil Nadu, India
关键词
Multiply Accumulate Unit (MAC); Low-Delay; Urdhva Tiryagbhya; Verilog HDL; Kogge-Stone Adder;
D O I
10.1109/CITIIT61487.2024.10580179
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
VLSI (Very Large-Scale Integration) Design is a process of designing integrated circuits (ICs) by integrating millions or even billions of transistors on a single Silicon wafer. The three main corner stones of VLSI system are area, power and delay. Low-Power VLSI is a niche field in which recent advancements are happening. One of the main applications of low-power VLSI is a Multiply Accumulate (MAC) unit which is extensively used in signal processing. This brief presents a Verilog implementation of a 64-bit MAC unit implemented using a Vedic sutra Urdhva Tiryagbhyam. The proposed methodology has produced 39.7% delay efficient, 32.5% area efficient and 27.6% power efficient results compared to a conventional MAC unit.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Design and Simulation of Enhanced 64-bit Vedic Multiplier
    Naqvi, Syed Zohaib Hassan
    [J]. 2017 IEEE JORDAN CONFERENCE ON APPLIED ELECTRICAL ENGINEERING AND COMPUTING TECHNOLOGIES (AEECT), 2017,
  • [2] Design and Implementation of 64 Bit Multiplier using Vedic Algorithm
    Jais, Amish
    Palsodkar, Prasanna
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 775 - 779
  • [3] DESIGN OF 64-BIT SQUARER BASED ON VEDIC MATHEMATICS
    Saha, Prabir
    Kumar, Deepak
    Bhattacharyya, Partha
    Dandapat, Anup
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (07)
  • [4] Study of 64-bit Booth Asynchronous Multiplier based on FPGA
    Liu, Xiaoqing
    He, Anping
    Li, Caihong
    Feng, Guangbo
    Zhang, Jilin
    [J]. 2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 263 - 266
  • [5] SPIM - A PIPELINED 64 X 64-BIT ITERATIVE MULTIPLIER
    SANTORO, MR
    HOROWITZ, MA
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (02) : 487 - 493
  • [6] Area and Power Efficient 64-Bit Booth Multiplier
    Somayajulu, Perepa Kartheek
    Ramesh, S. R.
    [J]. 2020 6TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2020, : 721 - 724
  • [7] Design of Efficient 16-bit Vedic Multiplier
    Chowdary, K. Keshav Sai
    Mourya, K.
    Teja, S. Ravi
    Babu, G. Suresh
    Priya, S. Sridevi Sathya
    [J]. ICSPC'21: 2021 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION (ICPSC), 2021, : 214 - 218
  • [8] Design and Analysis of 64-Bit Approximate Multiplier for Accurate and High-Level Processing
    Kumar, Anand
    Thakur, Rajeev
    [J]. PROCEEDINGS OF THE 2021 FIFTH INTERNATIONAL CONFERENCE ON I-SMAC (IOT IN SOCIAL, MOBILE, ANALYTICS AND CLOUD) (I-SMAC 2021), 2021, : 1788 - 1792
  • [9] A 32 BIT MAC Unit Design Using Vedic Multiplier and Reversible Logic Gate
    Anitha, R.
    Deshmukh, Neha
    Agarwal, Prashant
    Sahoo, Sarat Kumar
    Karthikeyan, S. Prabhakar
    Reglend, Jacob
    [J]. 2015 INTERNATIONAL CONFERENCED ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2015), 2015,
  • [10] Design of High Performance 8-bit Vedic Multiplier
    Yogendri
    Gupta, Anil Kumar
    [J]. 2016 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATION AND AUTOMATION (ICACCA 2016), 2016, : 11 - 16