Design and Simulation of Enhanced 64-bit Vedic Multiplier

被引:0
|
作者
Naqvi, Syed Zohaib Hassan [1 ]
机构
[1] Univ Engn & Technol, Dept Elect Engn, Taxila, Pakistan
关键词
Vedic; ALU; Carry Save Adder; FPGA; MATHEMATICS; CIRCUIT;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Immense growth in technology and ever-increasing computational complexities in image and signal processing algorithms requires robust and efficient hardware software co-design methodologies. Multiplication operation forms the core of such extensively used techniques like correlation, convolution filtering etc. and it is one of the major contributing factors for deteriorating the system performance in terms of latency and throughput. This paper presents a design and implementation framework of enhanced multiplier based on prehistoric "Indian Vedic mathematics sutras". Presented architecture is based on Vedic multiplication. The computation of partial multiplication is performed in parallel manner and further added to generate the result. In this work, a module of single carry save adder for performance enhancement replaces multiple adders. The partial multiplication terms are accustomed by concatenation. The Proposed design is simulated and implemented using Xilinx ISE Design Suit 14.5. Comparative analysis demonstrates that our proposed architecture for multiplication produce better results even for higher bits in terms of speed.
引用
下载
收藏
页数:4
相关论文
共 50 条
  • [1] Design of a Vedic Multiplier based 64-bit Multiplier Accumulator Unit
    Balachandar, Abinav
    Patel, Aniket
    Ramesh, S. R.
    2024 5TH INTERNATIONAL CONFERENCE ON INNOVATIVE TRENDS IN INFORMATION TECHNOLOGY, ICITIIT 2024, 2024,
  • [2] DESIGN OF 64-BIT SQUARER BASED ON VEDIC MATHEMATICS
    Saha, Prabir
    Kumar, Deepak
    Bhattacharyya, Partha
    Dandapat, Anup
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (07)
  • [3] Design and Implementation of 64 Bit Multiplier using Vedic Algorithm
    Jais, Amish
    Palsodkar, Prasanna
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 775 - 779
  • [4] SPIM - A PIPELINED 64 X 64-BIT ITERATIVE MULTIPLIER
    SANTORO, MR
    HOROWITZ, MA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (02) : 487 - 493
  • [5] Area and Power Efficient 64-Bit Booth Multiplier
    Somayajulu, Perepa Kartheek
    Ramesh, S. R.
    2020 6TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2020, : 721 - 724
  • [6] Design and Analysis of 64-Bit Approximate Multiplier for Accurate and High-Level Processing
    Kumar, Anand
    Thakur, Rajeev
    PROCEEDINGS OF THE 2021 FIFTH INTERNATIONAL CONFERENCE ON I-SMAC (IOT IN SOCIAL, MOBILE, ANALYTICS AND CLOUD) (I-SMAC 2021), 2021, : 1788 - 1792
  • [7] Study of 64-bit Booth Asynchronous Multiplier based on FPGA
    Liu, Xiaoqing
    He, Anping
    Li, Caihong
    Feng, Guangbo
    Zhang, Jilin
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 263 - 266
  • [8] Design of Efficient 16-bit Vedic Multiplier
    Chowdary, K. Keshav Sai
    Mourya, K.
    Teja, S. Ravi
    Babu, G. Suresh
    Priya, S. Sridevi Sathya
    ICSPC'21: 2021 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION (ICPSC), 2021, : 214 - 218
  • [9] 64-bit players
    Donelan, J
    COMPUTER GRAPHICS WORLD, 2004, 27 (03) : 30 - +
  • [10] 64-bit computing
    Halpern, M
    COMPUTER-AIDED ENGINEERING, 1996, 15 (06): : 80 - 80