Design and Simulation of Enhanced 64-bit Vedic Multiplier

被引:0
|
作者
Naqvi, Syed Zohaib Hassan [1 ]
机构
[1] Univ Engn & Technol, Dept Elect Engn, Taxila, Pakistan
关键词
Vedic; ALU; Carry Save Adder; FPGA; MATHEMATICS; CIRCUIT;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Immense growth in technology and ever-increasing computational complexities in image and signal processing algorithms requires robust and efficient hardware software co-design methodologies. Multiplication operation forms the core of such extensively used techniques like correlation, convolution filtering etc. and it is one of the major contributing factors for deteriorating the system performance in terms of latency and throughput. This paper presents a design and implementation framework of enhanced multiplier based on prehistoric "Indian Vedic mathematics sutras". Presented architecture is based on Vedic multiplication. The computation of partial multiplication is performed in parallel manner and further added to generate the result. In this work, a module of single carry save adder for performance enhancement replaces multiple adders. The partial multiplication terms are accustomed by concatenation. The Proposed design is simulated and implemented using Xilinx ISE Design Suit 14.5. Comparative analysis demonstrates that our proposed architecture for multiplication produce better results even for higher bits in terms of speed.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] Performance Analysis of a 64-bit signed Multiplier with a Carry Select Adder Using VHDL
    Deepthi, E.
    Rani, V. Moshe
    Manasa, K.
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2015, 15 (11): : 91 - 94
  • [32] Design and Implementation of a 64-bit RISC Processor using VHDL
    Sharma, Rohit
    Sehgal, Vivek Kumar
    Nitin, Nitin
    Bhasker, Pranav
    Verma, Ishita
    UKSIM 2009: ELEVENTH INTERNATIONAL CONFERENCE ON COMPUTER MODELLING AND SIMULATION, 2009, : 568 - +
  • [33] 64-bit workstation accelerates processing
    Deitz, D
    MECHANICAL ENGINEERING, 1996, 118 (04) : 20 - &
  • [34] VENDORS RALLY FOR 64-BIT UNIX
    ANDREWS, D
    BYTE, 1995, 20 (11): : 47 - 47
  • [35] FPGA design, simulation and prototyping of a high speed 32-bit pipeline multiplier based on Vedic mathematics
    Abbasi, Shuja Ahmad
    Zulhelmi
    Alamoud, Abdul Rahman M.
    IEICE ELECTRONICS EXPRESS, 2015, 12 (16):
  • [36] Design of 2-Bit Vedic Multiplier Using PTL and CMOS Logic
    Bajaj, Gaurav
    Grover, Kabir
    Mehra, Anu
    Rajput, Sachin Kumar
    INTELLIGENT COMMUNICATION, CONTROL AND DEVICES, ICICCD 2017, 2018, 624 : 1481 - 1490
  • [37] 64-bit servers: bits & pieces?
    Data Commun, 10 (85-88, 90):
  • [38] Design and Implementation of 8-Bit Vedic Multiplier Using CMOS Logic
    Deodhe, Yeshwant
    Kakde, Sandeep
    Deshmukh, Rushikesh
    2013 INTERNATIONAL CONFERENCE ON MACHINE INTELLIGENCE AND RESEARCH ADVANCEMENT (ICMIRA 2013), 2013, : 340 - 344
  • [39] 64-bit server cooling requirements
    Copeland, D
    TWENTY-FIRST ANNUAL IEEE SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM, PROCEEDINGS 2005, 2005, : 94 - 98
  • [40] 64-bit computing & JVM performance
    Kyrylkov, S
    DR DOBBS JOURNAL, 2005, 30 (03): : 24 - 27