Design and Simulation of Enhanced 64-bit Vedic Multiplier

被引:0
|
作者
Naqvi, Syed Zohaib Hassan [1 ]
机构
[1] Univ Engn & Technol, Dept Elect Engn, Taxila, Pakistan
关键词
Vedic; ALU; Carry Save Adder; FPGA; MATHEMATICS; CIRCUIT;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Immense growth in technology and ever-increasing computational complexities in image and signal processing algorithms requires robust and efficient hardware software co-design methodologies. Multiplication operation forms the core of such extensively used techniques like correlation, convolution filtering etc. and it is one of the major contributing factors for deteriorating the system performance in terms of latency and throughput. This paper presents a design and implementation framework of enhanced multiplier based on prehistoric "Indian Vedic mathematics sutras". Presented architecture is based on Vedic multiplication. The computation of partial multiplication is performed in parallel manner and further added to generate the result. In this work, a module of single carry save adder for performance enhancement replaces multiple adders. The partial multiplication terms are accustomed by concatenation. The Proposed design is simulated and implemented using Xilinx ISE Design Suit 14.5. Comparative analysis demonstrates that our proposed architecture for multiplication produce better results even for higher bits in terms of speed.
引用
下载
收藏
页数:4
相关论文
共 50 条
  • [21] THE BASICS OF 64-BIT COMPUTING
    Svetic, Sandi
    Sok, Antun
    ENGINEERING REVIEW, 2008, 28 (02) : 119 - 130
  • [22] Intel 64-bit processors
    Gustin, Veselko
    ELEKTROTEHNISKI VESTNIK-ELECTROCHEMICAL REVIEW, 2007, 74 (04): : 201 - 206
  • [23] Compilers for 64-bit alpha
    Performance Computing/Unix Review, 1998, 16 (11):
  • [24] UNIX ON 64-BIT ARCHITECTURES
    FORYS, J
    ROSA, C
    IKEDA, H
    NEC RESEARCH & DEVELOPMENT, 1995, 36 (02): : 312 - 324
  • [25] Integer 64-bit optimizations
    Kuznetsov, A
    DR DOBBS JOURNAL, 2005, 30 (03): : 36 - 38
  • [26] The real 64-bit OS
    Munroe, SJ
    BYTE, 1997, 22 (01): : 19 - 19
  • [27] Exploiting 64-Bit parallelism
    Gutman, R
    DR DOBBS JOURNAL, 2000, 25 (09): : 133 - +
  • [28] 64-bit takes off
    McLeod, Ramon G.
    PC World (San Francisco, CA), 2003, 21 (11): : 26 - 34
  • [29] 64-bit computing & DSPs
    Oureshi, S
    DR DOBBS JOURNAL, 2005, 30 (03): : 78 - +
  • [30] Design of High Performance 8 bit Vedic Multiplier using Compressor
    Gupta, Radheshyam
    Dhar, Rajdeep
    Baishnab, K. L.
    Mehedi, Jishan
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENGINEERING AND TECHNOLOGY (ICAET), 2014,